Blame src/libpfm4/lib/events/intel_p6_events.h

Packit 577717
/*
Packit 577717
 * Copyright (c) 2011 Google, Inc
Packit 577717
 * Contributed by Stephane Eranian <eranian@gmail.com>
Packit 577717
 *
Packit 577717
 * Permission is hereby granted, free of charge, to any person obtaining a copy
Packit 577717
 * of this software and associated documentation files (the "Software"), to deal
Packit 577717
 * in the Software without restriction, including without limitation the rights
Packit 577717
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies
Packit 577717
 * of the Software, and to permit persons to whom the Software is furnished to do so,
Packit 577717
 * subject to the following conditions:
Packit 577717
 *
Packit 577717
 * The above copyright notice and this permission notice shall be included in all
Packit 577717
 * copies or substantial portions of the Software.
Packit 577717
 *
Packit 577717
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED,
Packit 577717
 * INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A
Packit 577717
 * PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
Packit 577717
 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF
Packit 577717
 * CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE
Packit 577717
 * OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
Packit 577717
 *
Packit 577717
 * This file is part of libpfm, a performance monitoring support library for
Packit 577717
 * applications on Linux.
Packit 577717
 *
Packit 577717
 * This file has been automatically generated.
Packit 577717
 *
Packit 577717
 * PMU: p6 (Intel P6 Processor Family)
Packit 577717
 */
Packit 577717
Packit 577717
static const intel_x86_umask_t p6_l2_ifetch[]={
Packit 577717
   { .uname  = "I",
Packit 577717
     .udesc  = "Invalid state",
Packit 577717
     .ucode = 0x100,
Packit 577717
   },
Packit 577717
   { .uname  = "S",
Packit 577717
     .udesc  = "Shared state",
Packit 577717
     .ucode = 0x200,
Packit 577717
   },
Packit 577717
   { .uname  = "E",
Packit 577717
     .udesc  = "Exclusive state",
Packit 577717
     .ucode = 0x400,
Packit 577717
   },
Packit 577717
   { .uname  = "M",
Packit 577717
     .udesc  = "Modified state",
Packit 577717
     .ucode = 0x800,
Packit 577717
   },
Packit 577717
};
Packit 577717
Packit 577717
static const intel_x86_umask_t p6_bus_drdy_clocks[]={
Packit 577717
   { .uname  = "SELF",
Packit 577717
     .udesc  = "Clocks when processor is driving bus",
Packit 577717
     .ucode = 0x0,
Packit 577717
     .uflags= INTEL_X86_NCOMBO | INTEL_X86_DFL,
Packit 577717
   },
Packit 577717
   { .uname  = "ANY",
Packit 577717
     .udesc  = "Clocks when any agent is driving bus",
Packit 577717
     .ucode = 0x2000,
Packit 577717
     .uflags= INTEL_X86_NCOMBO,
Packit 577717
   },
Packit 577717
};
Packit 577717
Packit 577717
static const intel_x86_umask_t p6_mmx_instr_type_exec[]={
Packit 577717
   { .uname  = "MUL",
Packit 577717
     .udesc  = "MMX packed multiply instructions executed",
Packit 577717
     .ucode = 0x100,
Packit 577717
   },
Packit 577717
   { .uname  = "SHIFT",
Packit 577717
     .udesc  = "MMX packed shift instructions executed",
Packit 577717
     .ucode = 0x200,
Packit 577717
   },
Packit 577717
   { .uname  = "PACK",
Packit 577717
     .udesc  = "MMX pack operation instructions executed",
Packit 577717
     .ucode = 0x400,
Packit 577717
   },
Packit 577717
   { .uname  = "UNPACK",
Packit 577717
     .udesc  = "MMX unpack operation instructions executed",
Packit 577717
     .ucode = 0x800,
Packit 577717
   },
Packit 577717
   { .uname  = "LOGICAL",
Packit 577717
     .udesc  = "MMX packed logical instructions executed",
Packit 577717
     .ucode = 0x1000,
Packit 577717
   },
Packit 577717
   { .uname  = "ARITH",
Packit 577717
     .udesc  = "MMX packed arithmetic instructions executed",
Packit 577717
     .ucode = 0x2000,
Packit 577717
   },
Packit 577717
};
Packit 577717
Packit 577717
static const intel_x86_umask_t p6_fp_mmx_trans[]={
Packit 577717
   { .uname  = "TO_FP",
Packit 577717
     .udesc  = "From MMX instructions to floating-point instructions",
Packit 577717
     .ucode = 0x0,
Packit 577717
     .uflags= INTEL_X86_NCOMBO,
Packit 577717
   },
Packit 577717
   { .uname  = "TO_MMX",
Packit 577717
     .udesc  = "From floating-point instructions to MMX instructions",
Packit 577717
     .ucode = 0x100,
Packit 577717
     .uflags= INTEL_X86_NCOMBO,
Packit 577717
   },
Packit 577717
};
Packit 577717
Packit 577717
static const intel_x86_umask_t p6_seg_rename_stalls[]={
Packit 577717
   { .uname  = "ES",
Packit 577717
     .udesc  = "Segment register ES",
Packit 577717
     .ucode = 0x100,
Packit 577717
   },
Packit 577717
   { .uname  = "DS",
Packit 577717
     .udesc  = "Segment register DS",
Packit 577717
     .ucode = 0x200,
Packit 577717
   },
Packit 577717
   { .uname  = "FS",
Packit 577717
     .udesc  = "Segment register FS",
Packit 577717
     .ucode = 0x400,
Packit 577717
   },
Packit 577717
   { .uname  = "GS",
Packit 577717
     .udesc  = "Segment register GS",
Packit 577717
     .ucode = 0x800,
Packit 577717
   },
Packit 577717
};
Packit 577717
Packit 577717
static const intel_x86_umask_t p6_emon_kni_pref_dispatched[]={
Packit 577717
   { .uname  = "NTA",
Packit 577717
     .udesc  = "Prefetch NTA",
Packit 577717
     .ucode = 0x0,
Packit 577717
     .uflags= INTEL_X86_NCOMBO,
Packit 577717
   },
Packit 577717
   { .uname  = "T1",
Packit 577717
     .udesc  = "Prefetch T1",
Packit 577717
     .ucode = 0x100,
Packit 577717
     .uflags= INTEL_X86_NCOMBO,
Packit 577717
   },
Packit 577717
   { .uname  = "T2",
Packit 577717
     .udesc  = "Prefetch T2",
Packit 577717
     .ucode = 0x200,
Packit 577717
     .uflags= INTEL_X86_NCOMBO,
Packit 577717
   },
Packit 577717
   { .uname  = "WEAK",
Packit 577717
     .udesc  = "Weakly ordered stores",
Packit 577717
     .ucode = 0x300,
Packit 577717
     .uflags= INTEL_X86_NCOMBO,
Packit 577717
   },
Packit 577717
};
Packit 577717
Packit 577717
static const intel_x86_umask_t p6_emon_kni_inst_retired[]={
Packit 577717
   { .uname  = "PACKED_SCALAR",
Packit 577717
     .udesc  = "Packed and scalar instructions",
Packit 577717
     .ucode = 0x0,
Packit 577717
     .uflags= INTEL_X86_NCOMBO,
Packit 577717
   },
Packit 577717
   { .uname  = "SCALAR",
Packit 577717
     .udesc  = "Scalar only",
Packit 577717
     .ucode = 0x100,
Packit 577717
     .uflags= INTEL_X86_NCOMBO,
Packit 577717
   },
Packit 577717
};
Packit 577717
Packit 577717
static const intel_x86_entry_t intel_p6_pe[]={
Packit 577717
{ .name   = "CPU_CLK_UNHALTED",
Packit 577717
  .desc   = "Number cycles during which the processor is not halted",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x79,
Packit 577717
},
Packit 577717
{ .name   = "INST_RETIRED",
Packit 577717
  .desc   = "Number of instructions retired",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xc0,
Packit 577717
},
Packit 577717
{ .name   = "DATA_MEM_REFS",
Packit 577717
  .desc   = "All loads from any memory type. All stores to any memory typeEach part of a split is counted separately. The internal logic counts not only memory loads and stores but also internal retries. 80-bit floating point accesses are double counted, since they are decomposed into a 16-bit exponent load and a 64-bit mantissa load. Memory accesses are only counted when they are  actually performed (such as a load that gets squashed because a previous cache miss is outstanding to the same address, and which finally gets performed, is only counted once). Does not include I/O accesses or other non-memory accesses",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x43,
Packit 577717
},
Packit 577717
{ .name   = "DCU_LINES_IN",
Packit 577717
  .desc   = "Total lines allocated in the DCU",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x45,
Packit 577717
},
Packit 577717
{ .name   = "DCU_M_LINES_IN",
Packit 577717
  .desc   = "Number of M state lines allocated in the DCU",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x46,
Packit 577717
},
Packit 577717
{ .name   = "DCU_M_LINES_OUT",
Packit 577717
  .desc   = "Number of M state lines evicted from the DCU. This includes evictions via snoop HITM, intervention or replacement",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x47,
Packit 577717
},
Packit 577717
{ .name   = "DCU_MISS_OUTSTANDING",
Packit 577717
  .desc   = "Weighted number of cycle while a DCU miss is outstanding, incremented by the number of cache misses at any particular time. Cacheable read requests only are considered. Uncacheable requests are excluded Read-for-ownerships are counted, as well as line fills, invalidates, and stores",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x48,
Packit 577717
},
Packit 577717
{ .name   = "IFU_IFETCH",
Packit 577717
  .desc   = "Number of instruction fetches, both cacheable and noncacheable including UC fetches",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x80,
Packit 577717
},
Packit 577717
{ .name   = "IFU_IFETCH_MISS",
Packit 577717
  .desc   = "Number of instruction fetch misses. All instructions fetches that do not hit the IFU (i.e., that produce memory requests). Includes UC accesses",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x81,
Packit 577717
},
Packit 577717
{ .name   = "ITLB_MISS",
Packit 577717
  .desc   = "Number of ITLB misses",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x85,
Packit 577717
},
Packit 577717
{ .name   = "IFU_MEM_STALL",
Packit 577717
  .desc   = "Number of cycles instruction fetch is stalled for any reason. Includes IFU cache misses, ITLB misses, ITLB faults, and other minor stalls",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x86,
Packit 577717
},
Packit 577717
{ .name   = "ILD_STALL",
Packit 577717
  .desc   = "Number of cycles that the instruction length decoder is stalled",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x87,
Packit 577717
},
Packit 577717
{ .name   = "L2_IFETCH",
Packit 577717
  .desc   = "Number of L2 instruction fetches. This event indicates that a normal instruction fetch was received by the L2. The count includes only L2 cacheable instruction fetches: it does not include UC instruction fetches It does not include ITLB miss accesses",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x28,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_l2_ifetch),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_l2_ifetch,
Packit 577717
},
Packit 577717
{ .name   = "L2_ST",
Packit 577717
  .desc   = "Number of L2 data stores. This event indicates that a normal, unlocked, store memory access was received by the L2. Specifically, it indicates that the DCU sent a read-for ownership request to the L2. It also includes Invalid to Modified requests sent by the DCU to the L2. It includes only L2 cacheable memory accesses;  it does not include I/O accesses, other non-memory accesses, or memory accesses such as UC/WT memory accesses. It does include L2 cacheable TLB miss memory accesses",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x2a,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_l2_ifetch),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_l2_ifetch, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "L2_M_LINES_INM",
Packit 577717
  .desc   = "Number of modified lines allocated in the L2",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x25,
Packit 577717
},
Packit 577717
{ .name   = "L2_RQSTS",
Packit 577717
  .desc   = "Total number of L2 requests",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x2e,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_l2_ifetch),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_l2_ifetch, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "L2_ADS",
Packit 577717
  .desc   = "Number of L2 address strobes",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x21,
Packit 577717
},
Packit 577717
{ .name   = "L2_DBUS_BUSY",
Packit 577717
  .desc   = "Number of cycles during which the L2 cache data bus was busy",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x22,
Packit 577717
},
Packit 577717
{ .name   = "L2_DBUS_BUSY_RD",
Packit 577717
  .desc   = "Number of cycles during which the data bus was busy transferring read data from L2 to the processor",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x23,
Packit 577717
},
Packit 577717
{ .name   = "BUS_DRDY_CLOCKS",
Packit 577717
  .desc   = "Number of clocks during which DRDY# is asserted. Utilization of the external system data bus during data transfers",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x62,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks,
Packit 577717
},
Packit 577717
{ .name   = "BUS_LOCK_CLOCKS",
Packit 577717
  .desc   = "Number of clocks during which LOCK# is asserted on the external system bus",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x63,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_REQ_OUTSTANDING",
Packit 577717
  .desc   = "Number of bus requests outstanding. This counter is incremented by the number of cacheable read bus requests outstanding in any given cycle",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x60,
Packit 577717
},
Packit 577717
{ .name   = "BUS_TRANS_BRD",
Packit 577717
  .desc   = "Number of burst read transactions",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x65,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_TRANS_RFO",
Packit 577717
  .desc   = "Number of completed read for ownership transactions",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x66,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_TRANS_WB",
Packit 577717
  .desc   = "Number of completed write back transactions",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x67,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_TRAN_IFETCH",
Packit 577717
  .desc   = "Number of completed instruction fetch transactions",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x68,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_TRAN_INVAL",
Packit 577717
  .desc   = "Number of completed invalidate transactions",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x69,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_TRAN_PWR",
Packit 577717
  .desc   = "Number of completed partial write transactions",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x6a,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_TRANS_P",
Packit 577717
  .desc   = "Number of completed partial transactions",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x6b,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_TRANS_IO",
Packit 577717
  .desc   = "Number of completed I/O transactions",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x6c,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_TRAN_DEF",
Packit 577717
  .desc   = "Number of completed deferred transactions",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x6d,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_TRAN_BURST",
Packit 577717
  .desc   = "Number of completed burst transactions",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x6e,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_TRAN_ANY",
Packit 577717
  .desc   = "Number of all completed bus transactions. Address bus utilization can be calculated knowing the minimum address bus occupancy. Includes special cycles, etc.",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x70,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_TRAN_MEM",
Packit 577717
  .desc   = "Number of completed memory transactions",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x6f,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_bus_drdy_clocks),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_bus_drdy_clocks, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "BUS_DATA_RECV",
Packit 577717
  .desc   = "Number of bus clock cycles during which this processor is receiving data",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x64,
Packit 577717
},
Packit 577717
{ .name   = "BUS_BNR_DRV",
Packit 577717
  .desc   = "Number of bus clock cycles during which this processor is driving the BNR# pin",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x61,
Packit 577717
},
Packit 577717
{ .name   = "BUS_HIT_DRV",
Packit 577717
  .desc   = "Number of bus clock cycles during which this processor is driving the HIT# pin",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x7a,
Packit 577717
},
Packit 577717
{ .name   = "BUS_HITM_DRV",
Packit 577717
  .desc   = "Number of bus clock cycles during which this processor is driving the HITM# pin",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x7b,
Packit 577717
},
Packit 577717
{ .name   = "BUS_SNOOP_STALL",
Packit 577717
  .desc   = "Number of clock cycles during which the bus is snoop stalled",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x7e,
Packit 577717
},
Packit 577717
{ .name   = "FLOPS",
Packit 577717
  .desc   = "Number of computational floating-point operations retired. Excludes floating-point computational operations that cause traps or assists. Includes internal sub-operations for complex floating-point instructions like transcendentals. Excludes floating point loads and stores",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x1,
Packit 577717
  .code = 0xc1,
Packit 577717
},
Packit 577717
{ .name   = "FP_COMP_OPS_EXE",
Packit 577717
  .desc   = "Number of computational floating-point operations executed. The number of FADD, FSUB, FCOM, FMULs, integer MULs and IMULs, FDIVs, FPREMs, FSQRTS, integer DIVs, and IDIVs. This number does not include the number of cycles, but the number of operations. This event does not distinguish an FADD used in the middle of a transcendental flow from a separate FADD instruction",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x1,
Packit 577717
  .code = 0x10,
Packit 577717
},
Packit 577717
{ .name   = "FP_ASSIST",
Packit 577717
  .desc   = "Number of floating-point exception cases handled by microcode.",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x2,
Packit 577717
  .code = 0x11,
Packit 577717
},
Packit 577717
{ .name   = "MUL",
Packit 577717
  .desc   = "Number of multiplies.This count includes integer as well as FP multiplies and is speculative",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x2,
Packit 577717
  .code = 0x12,
Packit 577717
},
Packit 577717
{ .name   = "DIV",
Packit 577717
  .desc   = "Number of divides.This count includes integer as well as FP divides and is speculative",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x2,
Packit 577717
  .code = 0x13,
Packit 577717
},
Packit 577717
{ .name   = "CYCLES_DIV_BUSY",
Packit 577717
  .desc   = "Number of cycles during which the divider is busy, and cannot accept new divides. This includes integer and FP divides, FPREM, FPSQRT, etc. and is speculative",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x1,
Packit 577717
  .code = 0x14,
Packit 577717
},
Packit 577717
{ .name   = "LD_BLOCKS",
Packit 577717
  .desc   = "Number of load operations delayed due to store buffer blocks. Includes counts caused by preceding stores whose addresses are unknown, preceding stores whose addresses are known but whose data is unknown, and preceding stores that conflicts with the load but which incompletely overlap the load",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x3,
Packit 577717
},
Packit 577717
{ .name   = "SB_DRAINS",
Packit 577717
  .desc   = "Number of store buffer drain cycles. Incremented every cycle the store buffer is draining. Draining is caused by serializing operations like CPUID, synchronizing operations like XCHG, interrupt acknowledgment, as well as other conditions (such as cache flushing).",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x4,
Packit 577717
},
Packit 577717
{ .name   = "MISALIGN_MEM_REF",
Packit 577717
  .desc   = "Number of misaligned data memory references. Incremented by 1 every cycle during which, either the processor's load or store pipeline dispatches a misaligned micro-op Counting is performed if it is the first or second half or if it is blocked, squashed, or missed. In this context, misaligned means crossing a 64-bit boundary",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x5,
Packit 577717
},
Packit 577717
{ .name   = "UOPS_RETIRED",
Packit 577717
  .desc   = "Number of micro-ops retired",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xc2,
Packit 577717
},
Packit 577717
{ .name   = "INST_DECODED",
Packit 577717
  .desc   = "Number of instructions decoded",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xd0,
Packit 577717
},
Packit 577717
{ .name   = "HW_INT_RX",
Packit 577717
  .desc   = "Number of hardware interrupts received",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xc8,
Packit 577717
},
Packit 577717
{ .name   = "CYCLES_INT_MASKED",
Packit 577717
  .desc   = "Number of processor cycles for which interrupts are disabled",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xc6,
Packit 577717
},
Packit 577717
{ .name   = "CYCLES_INT_PENDING_AND_MASKED",
Packit 577717
  .desc   = "Number of processor cycles for which interrupts are disabled and interrupts are pending.",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xc7,
Packit 577717
},
Packit 577717
{ .name   = "BR_INST_RETIRED",
Packit 577717
  .desc   = "Number of branch instructions retired",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xc4,
Packit 577717
},
Packit 577717
{ .name   = "BR_MISS_PRED_RETIRED",
Packit 577717
  .desc   = "Number of mispredicted branches retired",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xc5,
Packit 577717
},
Packit 577717
{ .name   = "BR_TAKEN_RETIRED",
Packit 577717
  .desc   = "Number of taken branches retired",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xc9,
Packit 577717
},
Packit 577717
{ .name   = "BR_MISS_PRED_TAKEN_RET",
Packit 577717
  .desc   = "Number of taken mispredicted branches retired",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xca,
Packit 577717
},
Packit 577717
{ .name   = "BR_INST_DECODED",
Packit 577717
  .desc   = "Number of branch instructions decoded",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xe0,
Packit 577717
},
Packit 577717
{ .name   = "BTB_MISSES",
Packit 577717
  .desc   = "Number of branches for which the BTB did not produce a prediction",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xe2,
Packit 577717
},
Packit 577717
{ .name   = "BR_BOGUS",
Packit 577717
  .desc   = "Number of bogus branches",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xe4,
Packit 577717
},
Packit 577717
{ .name   = "BACLEARS",
Packit 577717
  .desc   = "Number of times BACLEAR is asserted. This is the number of times that a static branch prediction was made, in which the branch decoder decided to make a branch prediction because the BTB did not",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xe6,
Packit 577717
},
Packit 577717
{ .name   = "RESOURCE_STALLS",
Packit 577717
  .desc   = "Incremented by 1 during every cycle for which there is a resource related stall. Includes register renaming buffer entries, memory buffer entries. Does not include stalls due to bus queue full, too many cache misses, etc. In addition to resource related stalls, this event counts some other events. Includes stalls arising during branch misprediction recovery, such as if retirement of the mispredicted branch is delayed and stalls arising while store buffer is draining from synchronizing operations",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xa2,
Packit 577717
},
Packit 577717
{ .name   = "PARTIAL_RAT_STALLS",
Packit 577717
  .desc   = "Number of cycles or events for partial stalls. This includes flag partial stalls",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xd2,
Packit 577717
},
Packit 577717
{ .name   = "SEGMENT_REG_LOADS",
Packit 577717
  .desc   = "Number of segment register loads.",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x6,
Packit 577717
},
Packit 577717
{ .name   = "MMX_SAT_INSTR_EXEC",
Packit 577717
  .desc   = "Number of MMX saturating instructions executed",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xb1,
Packit 577717
},
Packit 577717
{ .name   = "MMX_UOPS_EXEC",
Packit 577717
  .desc   = "Number of MMX micro-ops executed",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xb2,
Packit 577717
},
Packit 577717
{ .name   = "MMX_INSTR_TYPE_EXEC",
Packit 577717
  .desc   = "Number of MMX instructions executed by type",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xb3,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_mmx_instr_type_exec),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_mmx_instr_type_exec,
Packit 577717
},
Packit 577717
{ .name   = "FP_MMX_TRANS",
Packit 577717
  .desc   = "Number of MMX transitions",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xcc,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_fp_mmx_trans),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_fp_mmx_trans,
Packit 577717
},
Packit 577717
{ .name   = "MMX_ASSIST",
Packit 577717
  .desc   = "Number of MMX micro-ops executed",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xcd,
Packit 577717
},
Packit 577717
{ .name   = "SEG_RENAME_STALLS",
Packit 577717
  .desc   = "Number of Segment Register Renaming Stalls",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xd4,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_seg_rename_stalls),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_seg_rename_stalls,
Packit 577717
},
Packit 577717
{ .name   = "SEG_REG_RENAMES",
Packit 577717
  .desc   = "Number of Segment Register Renames",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xd5,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_seg_rename_stalls),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_seg_rename_stalls, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "RET_SEG_RENAMES",
Packit 577717
  .desc   = "Number of segment register rename events retired",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xd6,
Packit 577717
},
Packit 577717
{ .name   = "EMON_KNI_PREF_DISPATCHED",
Packit 577717
  .desc   = "Number of Streaming SIMD extensions prefetch/weakly-ordered instructions dispatched (speculative prefetches are included in counting). Pentium III and later",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x7,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_emon_kni_pref_dispatched),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_emon_kni_pref_dispatched,
Packit 577717
},
Packit 577717
{ .name   = "EMON_KNI_PREF_MISS",
Packit 577717
  .desc   = "Number of prefetch/weakly-ordered instructions that miss all caches. Pentium III and later",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x4b,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_emon_kni_pref_dispatched),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_emon_kni_pref_dispatched, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "L2_LD",
Packit 577717
  .desc   = "Number of L2 data loads. This event indicates that a normal, unlocked, load memory access was received by the L2. It includes only L2 cacheable memory accesses; it does not include I/O accesses, other non-memory accesses, or memory accesses such as UC/WT memory accesses. It does include L2 cacheable TLB miss memory accesses",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x29,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_l2_ifetch),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_l2_ifetch, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
{ .name   = "L2_LINES_IN",
Packit 577717
  .desc   = "Number of lines allocated in the L2",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x24,
Packit 577717
},
Packit 577717
{ .name   = "L2_LINES_OUT",
Packit 577717
  .desc   = "Number of lines removed from the L2 for any reason",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x26,
Packit 577717
},
Packit 577717
{ .name   = "L2_M_LINES_OUTM",
Packit 577717
  .desc   = "Number of modified lines removed from the L2 for any reason",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0x27,
Packit 577717
},
Packit 577717
{ .name   = "EMON_KNI_INST_RETIRED",
Packit 577717
  .desc   = "Number of SSE instructions retired. Pentium III and later",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xd8,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_emon_kni_inst_retired),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_emon_kni_inst_retired,
Packit 577717
},
Packit 577717
{ .name   = "EMON_KNI_COMP_INST_RET",
Packit 577717
  .desc   = "Number of SSE computation instructions retired. Pentium III and later",
Packit 577717
  .modmsk = INTEL_X86_ATTRS,
Packit 577717
  .cntmsk = 0x3,
Packit 577717
  .code = 0xd9,
Packit 577717
  .numasks = LIBPFM_ARRAY_SIZE(p6_emon_kni_inst_retired),
Packit 577717
  .ngrp = 1,
Packit 577717
  .umasks = p6_emon_kni_inst_retired, /* identical to actual umasks list for this event */
Packit 577717
},
Packit 577717
};