Blame src/libpfm4/lib/events/amd64_events_fam17h.h

Packit 577717
/*
Packit 577717
 * Contributed by Stephane Eranian <eranian@gmail.com>
Packit 577717
 *
Packit 577717
 * Permission is hereby granted, free of charge, to any person obtaining a copy
Packit 577717
 * of this software and associated documentation files (the "Software"), to deal
Packit 577717
 * in the Software without restriction, including without limitation the rights
Packit 577717
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies
Packit 577717
 * of the Software, and to permit persons to whom the Software is furnished to do so,
Packit 577717
 * subject to the following conditions:
Packit 577717
 *
Packit 577717
 * The above copyright notice and this permission notice shall be included in all
Packit 577717
 * copies or substantial portions of the Software.
Packit 577717
 *
Packit 577717
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED,
Packit 577717
 * INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A
Packit 577717
 * PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
Packit 577717
 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF
Packit 577717
 * CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE
Packit 577717
 * OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
Packit 577717
 *
Packit 577717
 * This file is part of libpfm, a performance monitoring support library for
Packit 577717
 * applications on Linux.
Packit 577717
 *
Packit 577717
 * PMU: amd64_fam17h (AMD64 Fam17h))
Packit 577717
 */
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_l1_itlb_miss_l2_itlb_miss[]={
Packit 577717
  { .uname  = "IF1G",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "IF2M",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "IF4K",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_retired_mmx_fp_instructions[]={
Packit 577717
  { .uname  = "SSE_INSTR",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "MMX_INSTR",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "X87_INSTR",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_tagged_ibs_ops[]={
Packit 577717
  { .uname  = "IBS_COUNT_ROLLOVER",
Packit 577717
    .udesc  = "Number of times a uop could not be tagged by IBS because of a previous tagged uop that has not retired.",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "IBS_TAGGED_OPS_RET",
Packit 577717
    .udesc  = "Number of uops tagged by IBS that retired.",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "IBS_TAGGED_OPS",
Packit 577717
    .udesc  = "Number of uops tagged by IBS.",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_number_of_move_elimination_and_scalar_op_optimization[]={
Packit 577717
  { .uname  = "OPTIMIZED",
Packit 577717
    .udesc  = "Number of scalar ops optimized.",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "OPT_POTENTIAL",
Packit 577717
    .udesc  = "Number of ops that are candidates for optimization (have z-bit either set or pass.",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "SSE_MOV_OPS_ELIM",
Packit 577717
    .udesc  = "Number of SSE move ops eliminated.",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "SSE_MOV_OPS",
Packit 577717
    .udesc  = "Number of SSE move ops.",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_retired_sse_avx_operations[]={
Packit 577717
  { .uname  = "DP_MULT_ADD_FLOPS",
Packit 577717
    .udesc  = "Double precision multiply-add flops.",
Packit 577717
    .ucode  = 0x80,
Packit 577717
  },
Packit 577717
  { .uname  = "DP_DIV_FLOPS",
Packit 577717
    .udesc  = "Double precision divide/square root flops.",
Packit 577717
    .ucode  = 0x40,
Packit 577717
  },
Packit 577717
  { .uname  = "DP_MULT_FLOPS",
Packit 577717
    .udesc  = "Double precision multiply flops.",
Packit 577717
    .ucode  = 0x20,
Packit 577717
  },
Packit 577717
  { .uname  = "DP_ADD_SUB_FLOPS",
Packit 577717
    .udesc  = "Double precision add/subtract flops.",
Packit 577717
    .ucode  = 0x10,
Packit 577717
  },
Packit 577717
  { .uname  = "SP_MULT_ADD_FLOPS",
Packit 577717
    .udesc  = "Single precision multiply-add flops.",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "SP_DIV_FLOPS",
Packit 577717
    .udesc  = "Single precision divide/square root flops.",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "SP_MULT_FLOPS",
Packit 577717
    .udesc  = "Single precision multiply flops.",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "SP_ADD_SUB_FLOPS",
Packit 577717
    .udesc  = "Single precision add/subtract flops.",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_retired_serializing_ops[]={
Packit 577717
  { .uname  = "X87_CTRL_RET",
Packit 577717
    .udesc  = "X87 control word mispredict traps due to mispredction in RC or PC, or changes in mask bits.",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "X87_BOT_RET",
Packit 577717
    .udesc  = "X87 bottom-executing uops retired.",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "SSE_CTRL_RET",
Packit 577717
    .udesc  = "SSE control word mispreduct traps due to mispredctions in RC, FTZ or DAZ or changes in mask bits.",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "SSE_BOT_RET",
Packit 577717
    .udesc  = "SSE bottom-executing uops retired.",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_retired_x87_floating_point_operations[]={
Packit 577717
  { .uname  = "DIV_SQR_R_OPS",
Packit 577717
    .udesc  = "Divide and square root ops",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "MUL_OPS",
Packit 577717
    .udesc  = "Multiple ops",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "ADD_SUB_OPS",
Packit 577717
    .udesc  = "Add/subtract ops",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_fpu_pipe_assignment[]={
Packit 577717
  { .uname  = "DUAL3",
Packit 577717
    .udesc  = "Total number of multi-pipe uops assigned to pipe3",
Packit 577717
    .ucode  = 0x80,
Packit 577717
  },
Packit 577717
  { .uname  = "DUAL2",
Packit 577717
    .udesc  = "Total number of multi-pipe uops assigned to pipe2",
Packit 577717
    .ucode  = 0x40,
Packit 577717
  },
Packit 577717
  { .uname  = "DUAL1",
Packit 577717
    .udesc  = "Total number of multi-pipe uops assigned to pipe1",
Packit 577717
    .ucode  = 0x20,
Packit 577717
  },
Packit 577717
  { .uname  = "DUAL0",
Packit 577717
    .udesc  = "Total number of multi-pipe uops assigned to pipe0",
Packit 577717
    .ucode  = 0x10,
Packit 577717
  },
Packit 577717
  { .uname  = "TOTAL3",
Packit 577717
    .udesc  = "Total number of uops assigned to pipe3",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "TOTAL2",
Packit 577717
    .udesc  = "Total number of uops assigned to pipe2",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "TOTAL1",
Packit 577717
    .udesc  = "Total number of uops assigned to pipe1",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "TOTAL0",
Packit 577717
    .udesc  = "Total number of uops assigned to pipe0",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_instruction_cache_lines_invalidated[]={
Packit 577717
  { .uname  = "L2_INVALIDATING_PROBE",
Packit 577717
    .udesc  = "IC line invalidated due to L2 invalidating probe (external or LS).",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "FILL_INVALIDATED",
Packit 577717
    .udesc  = "IC line invalidated due to overwriting fill response.",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_instruction_pipe_stall[]={
Packit 577717
  { .uname  = "IC_STALL_ANY",
Packit 577717
    .udesc  = "IC pipe was stalled during this clock cycle for any reason (nothing valud in pipe ICM1).",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "IC_STALL_DQ_EMPTY",
Packit 577717
    .udesc  = "IC pipe was stalled during this clock cycle (including IC to OC fetches) due to DQ empty.",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "IC_STALL_BACK_PRESSURE",
Packit 577717
    .udesc  = "IC pipe was stalled during this clock cycle (ncluding IC to OC fetches) due to back pressure.",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_core_to_l2_cacheable_request_access_status[]={
Packit 577717
  { .uname  = "LS_RD_BLK_C_S",
Packit 577717
    .udesc  = "Load/Store ReadBlock C/S hit",
Packit 577717
    .ucode  = 0x80,
Packit 577717
  },
Packit 577717
  { .uname  = "LS_RD_BLK_L_HIT_X",
Packit 577717
    .udesc  = "Load/Store Readblock L hit eXclusive.",
Packit 577717
    .ucode  = 0x40,
Packit 577717
  },
Packit 577717
  { .uname  = "LS_RD_BLK_L_HIT_S",
Packit 577717
    .udesc  = "Load/Store ReadBlock L hit Shared.",
Packit 577717
    .ucode  = 0x20,
Packit 577717
  },
Packit 577717
  { .uname  = "LS_RD_BLK_X",
Packit 577717
    .udesc  = "Load/Store ReadblockX/ChangeToX hit eXclusive.",
Packit 577717
    .ucode  = 0x10,
Packit 577717
  },
Packit 577717
  { .uname  = "LS_RD_BLK_C",
Packit 577717
    .udesc  = "Load/Store ReadBlock C S L X Change To X Miss.",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "IC_FILL_HIT_X",
Packit 577717
    .udesc  = "Icache fill hit eXclusive.",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "IC_FILL_HIT_S",
Packit 577717
    .udesc  = "Icache fill hit Shared.",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "IC_FILL_MISS",
Packit 577717
    .udesc  = "Icache fill miss.",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_cycles_with_fill_pending_from_l2[]={
Packit 577717
  { .uname  = "L2_FILL_BUSY",
Packit 577717
   .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
    .uflags = AMD64_FL_DFL,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_l2_latency[]={
Packit 577717
  { .uname  = "L2_CYCLES_WAITING_ON_FILLS",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
    .uflags = AMD64_FL_DFL,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_requests_to_l2_group1[]={
Packit 577717
  { .uname  = "RD_BLK_L",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x80,
Packit 577717
  },
Packit 577717
  { .uname  = "RD_BLK_X",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x40,
Packit 577717
  },
Packit 577717
  { .uname  = "LS_RD_BLK_C_S",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x20,
Packit 577717
  },
Packit 577717
  { .uname  = "CACHEABLE_IC_READ",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x10,
Packit 577717
  },
Packit 577717
  { .uname  = "CHANGE_TO_X",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "PREFETCH_L2",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "L2_HW_PF",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "OTHER_REQUESTS",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_requests_to_l2_group2[]={
Packit 577717
  { .uname  = "GROUP1",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x80,
Packit 577717
  },
Packit 577717
  { .uname  = "LS_RD_SIZED",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x40,
Packit 577717
  },
Packit 577717
  { .uname  = "LS_RD_SIZED_N_C",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x20,
Packit 577717
  },
Packit 577717
  { .uname  = "IC_RD_SIZED",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x10,
Packit 577717
  },
Packit 577717
  { .uname  = "IC_RD_SIZED_N_C",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "SMC_INVAL",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "BUS_LOCKS_ORIGINATOR",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "BUS_LOCKS_RESPONSES",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_ls_to_l2_wbc_requests[]={
Packit 577717
  { .uname  = "WCB_WRITE",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x40,
Packit 577717
  },
Packit 577717
  { .uname  = "WCB_CLOSE",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x20,
Packit 577717
  },
Packit 577717
  { .uname  = "CACHE_LINE_FLUSH",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x10,
Packit 577717
  },
Packit 577717
  { .uname  = "I_LINE_FLUSH",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "ZERO_BYTE_STORE",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "LOCAL_IC_CLR",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "C_L_ZERO",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_ls_dispatch[]={
Packit 577717
  { .uname  = "LD_ST_DISPATCH",
Packit 577717
    .udesc  = "Load/Store uops dispatched.",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "STORE_DISPATCH",
Packit 577717
    .udesc  = "Store uops dispatched.",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "LD_DISPATCH",
Packit 577717
    .udesc  = "Load uops dispatched.",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_ineffective_software_prefetch[]={
Packit 577717
  { .uname  = "MAB_MCH_CNT",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "DATA_PIPE_SW_PF_DC_HIT",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_l1_dtlb_miss[]={
Packit 577717
  { .uname  = "TLB_RELOAD_1G_L2_MISS",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x80,
Packit 577717
  },
Packit 577717
  { .uname  = "TLB_RELOAD_2M_L2_MISS",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x40,
Packit 577717
  },
Packit 577717
  { .uname  = "TLB_RELOAD_32K_L2_MISS",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x20,
Packit 577717
  },
Packit 577717
  { .uname  = "TLB_RELOAD_4K_L2_MISS",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x10,
Packit 577717
  },
Packit 577717
  { .uname  = "TLB_RELOAD_1G_L2_HIT",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "TLB_RELOAD_2M_L2_HIT",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "TLB_RELOAD_32K_L2_HIT",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "TLB_RELOAD_4K_L2_HIT",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_locks[]={
Packit 577717
  { .uname  = "SPEC_LOCK_MAP_COMMIT",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "SPEC_LOCK",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "NON_SPEC_LOCK",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "BUS_LOCK",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_mab_allocation_by_pipe[]={
Packit 577717
  { .uname  = "TLB_PIPE_EARLY",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x10,
Packit 577717
  },
Packit 577717
  { .uname  = "HW_PF",
Packit 577717
    .udesc  = "hw_pf",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "TLB_PIPE_LATE",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "ST_PIPE",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "DATA_PIPE",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_prefetch_instructions_dispatched[]={
Packit 577717
  { .uname  = "PREFETCH_NTA",
Packit 577717
    .udesc  = "Non-temporal prefetches.",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "STORE_PREFETCH_W",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "LOAD_PREFETCH_W",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_tablewalker_allocation[]={
Packit 577717
  { .uname  = "ALLOC_ISIDE1",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "ALLOC_ISIDE0",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "ALLOC_DSIDE1",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "ALLOC_DSIDE0",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_oc_mode_switch[]={
Packit 577717
  { .uname  = "OC_IC_MODE_SWITCH",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "IC_OC_MODE_SWITCH",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_umask_t amd64_fam17h_dynamic_tokens_dispatch_stall_cycles_0[]={
Packit 577717
  { .uname  = "RETIRE_TOKEN_STALL",
Packit 577717
    .udesc  = "Retire tokens unavailable",
Packit 577717
    .ucode  = 0x40,
Packit 577717
  },
Packit 577717
  { .uname  = "AGSQ_TOKEN_STALL",
Packit 577717
    .udesc  = "AGSQ tokens unavailable",
Packit 577717
    .ucode  = 0x20,
Packit 577717
  },
Packit 577717
  { .uname  = "ALU_TOKEN_STALL",
Packit 577717
    .udesc  = "ALU tokens unavailable",
Packit 577717
    .ucode  = 0x10,
Packit 577717
  },
Packit 577717
  { .uname  = "ALSQ3_0_TOKEN_STALL",
Packit 577717
    .udesc  = "TBD",
Packit 577717
    .ucode  = 0x8,
Packit 577717
  },
Packit 577717
  { .uname  = "ALSQ3_TOKEN_STALL",
Packit 577717
    .udesc  = "ALSQ3 tokens unavailable",
Packit 577717
    .ucode  = 0x4,
Packit 577717
  },
Packit 577717
  { .uname  = "ALSQ2_TOKEN_STALL",
Packit 577717
    .udesc  = "ALSQ2 tokens unavailable",
Packit 577717
    .ucode  = 0x2,
Packit 577717
  },
Packit 577717
  { .uname  = "ALSQ1_TOKEN_STALL",
Packit 577717
    .udesc  = "ALSQ1 tokens unavailable",
Packit 577717
    .ucode  = 0x1,
Packit 577717
  },
Packit 577717
};
Packit 577717
Packit 577717
static const amd64_entry_t amd64_fam17h_pe[]={
Packit 577717
  { .name   = "L1_ITLB_MISS_L2_ITLB_HIT",
Packit 577717
    .desc   = "The number of instruction fetches that miss in the L1 ITLB but hit in the L2 ITLB.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x84,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "L1_ITLB_MISS_L2_ITLB_MISS",
Packit 577717
    .desc   = "The number of instruction fetches that miss in both the L1 and L2 TLBs.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x85,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_l1_itlb_miss_l2_itlb_miss),
Packit 577717
    .umasks = amd64_fam17h_l1_itlb_miss_l2_itlb_miss,
Packit 577717
  },
Packit 577717
  { .name   = "PIPELINE_RESTART_DUE_TO_INSTRUCTION_STREAM_PROBE",
Packit 577717
    .desc   = "The number of pipeline restarts caused by invalidating probes that hit on the instruction stream currently being executed. This would happen if the active instruction stream was being modified by another processor in an MP system - typically a highly unlikely event.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x86,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "ITLB_RELOADS",
Packit 577717
    .desc   = "The number of ITLB reload requests.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x99,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "DIV_CYCLES_BUSY_COUNT",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xd3,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "DIV_OP_COUNT",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xd4,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_BRANCH_INSTRUCTIONS",
Packit 577717
    .desc   = "The number of branch instructions retired. This includes all types of architectural control flow changes, including exceptions and interrupts.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xc2,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_FAR_CONTROL_TRANSFERS",
Packit 577717
    .desc   = "The number of far control transfers retired including far call/jump/return, IRET, SYSCALL and SYSRET, plus exceptions and interrupts. Far control transfers are not subject to branch prediction.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xc6,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_INDIRECT_BRANCH_INSTRUCTIONS_MISPREDICTED",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xca,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_BRANCH_INSTRUCTIONS_MISPREDICTED",
Packit 577717
    .desc   = "The number of branch instructions retired, of any type, that were not correctly predicted. This includes those for which prediction is not attempted (far control transfers, exceptions and interrupts).",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xc3,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_BRANCH_RESYNCS",
Packit 577717
    .desc   = "The number of resync branches. These reflect pipeline restarts due to certain microcode assists and events such as writes to the active instruction stream, among other things. Each occurrence reflects a restart penalty similar to a branch mispredict. This is relatively rare.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xc7,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_TAKEN_BRANCH_INSTRUCTIONS",
Packit 577717
    .desc   = "The number of taken branches that were retired. This includes all types of architectural control flow changes, including exceptions and interrupts.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xc4,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_TAKEN_BRANCH_INSTRUCTIONS_MISPREDICTED",
Packit 577717
    .desc   = "The number of retired taken branch instructions that were mispredicted.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xc5,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_CONDITIONAL_BRANCH_INSTRUCTIONS",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xd1,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_CONDITIONAL_BRANCH_INSTRUCTIONS_MISPREDICTED",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xd2,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_UOPS",
Packit 577717
    .desc   = "The number of uops retired. This includes all processor activity (instructions, exceptions, interrupts, microcode assists, etc.). The number of events logged per cycle can vary from 0 to 4.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xc1,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_FUSED_BRANCH_INSTRUCTIONS",
Packit 577717
    .desc   = "The number of fused retired branch instructions retired per cycle. The number of events logged per cycle can vary from 0 to 3.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x1d0,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_INSTRUCTIONS",
Packit 577717
    .desc   = "Instructions Retired.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xc0,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_MMX_FP_INSTRUCTIONS",
Packit 577717
    .desc   = "The number of MMX, SSE or x87 instructions retired. The UnitMask allows the selection of the individual classes of instructions as given in the table. Each increment represents one complete instruction. Since this event includes non-numeric instructions it is not suitable for measuring MFLOPS.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xcb,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_retired_mmx_fp_instructions),
Packit 577717
    .umasks = amd64_fam17h_retired_mmx_fp_instructions,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_NEAR_RETURNS",
Packit 577717
    .desc   = "The number of near return instructions (RET or RETI) retired.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xc8,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_NEAR_RETURNS_MISPREDICTED",
Packit 577717
    .desc   = "The number of near returns retired that were not correctly predicted by the return address predictor. Each such mispredict incurs the same penalty as a mispredicted conditional branch instruction.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xc9,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "TAGGED_IBS_OPS",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x1cf,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_tagged_ibs_ops),
Packit 577717
    .umasks = amd64_fam17h_tagged_ibs_ops,
Packit 577717
  },
Packit 577717
  { .name   = "NUMBER_OF_MOVE_ELIMINATION_AND_SCALAR_OP_OPTIMIZATION",
Packit 577717
    .desc   = "This is a dispatch based speculative event. It is useful for measuring the effectiveness of the Move elimination and Scalar code optimization schemes.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x4,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_number_of_move_elimination_and_scalar_op_optimization),
Packit 577717
    .umasks = amd64_fam17h_number_of_move_elimination_and_scalar_op_optimization,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_SSE_AVX_OPERATIONS",
Packit 577717
    .desc   = "This is a retire-based event. The number of retired SSE/AVX FLOPS. The number of events logged per cycle can vary from 0 to 64. This event can count above 15.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x3,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_retired_sse_avx_operations),
Packit 577717
    .umasks = amd64_fam17h_retired_sse_avx_operations,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_SERIALIZING_OPS",
Packit 577717
    .desc   = "The number of serializing Ops retired.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x5,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_retired_serializing_ops),
Packit 577717
    .umasks = amd64_fam17h_retired_serializing_ops,
Packit 577717
  },
Packit 577717
  { .name   = "RETIRED_X87_FLOATING_POINT_OPERATIONS",
Packit 577717
    .desc   = "The number of x87 floating-point Ops that have retired. The number of events logged per cycle can vary from 0 to 8.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x2,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_retired_x87_floating_point_operations),
Packit 577717
    .umasks = amd64_fam17h_retired_x87_floating_point_operations,
Packit 577717
  },
Packit 577717
  { .name   = "FP_SCHEDULER_EMPTY",
Packit 577717
    .desc   = "This is a speculative event. The number of cycles in which the FPU scheduler is empty. Note that some Ops like FP loads bypass the scheduler. Invert this to count cycles in which at least one FPU operation is present in the FPU.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x1,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "FPU_PIPE_ASSIGNMENT",
Packit 577717
    .desc   = "The number of operations (uOps) and dual-pipe uOps dispatched to each of the 4 FPU execution pipelines. This event reflects how busy the FPU pipelines are and may be used for workload characterization. This includes all operations performed by x87, MMX, and SSE instructions, including moves. Each increment represents a one-cycle dispatch event. This event is a speculative event. (See Core::X86::Pmc::Core::ExRetMmxFpInstr). Since this event includes non-numeric operations it is not suitable for measuring MFLOPS.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x0,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_fpu_pipe_assignment),
Packit 577717
    .umasks = amd64_fam17h_fpu_pipe_assignment,
Packit 577717
  },
Packit 577717
  { .name   = "INSTRUCTION_CACHE_REFILLS_FROM_L2",
Packit 577717
    .desc   = "The number of 64-byte instruction cachelines that was fulfilled by the L2 cache.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x82,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "INSTRUCTION_CACHE_REFILLS_FROM_SYSTEM",
Packit 577717
    .desc   = "The number of 64-byte instruction cachelines fulfilled from system memory or another cache.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x83,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "INSTRUCTION_CACHE_LINES_INVALIDATED",
Packit 577717
    .desc   = "The number of instruction cachelines invalidated. A non-SMC event is CMC (cross modifying code), either from the other thread of the core or another core.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x8c,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_instruction_cache_lines_invalidated),
Packit 577717
    .umasks = amd64_fam17h_instruction_cache_lines_invalidated,
Packit 577717
  },
Packit 577717
  { .name   = "INSTRUCTION_PIPE_STALL",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x87,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_instruction_pipe_stall),
Packit 577717
    .umasks = amd64_fam17h_instruction_pipe_stall,
Packit 577717
  },
Packit 577717
  { .name   = "32_BYTE_INSTRUCTION_CACHE_FETCH",
Packit 577717
    .desc   = "The number of 32B fetch windows transferred from IC pipe to DE instruction decoder (includes non-cacheable and cacheable fill responses).",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x80,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "32_BYTE_INSTRUCTION_CACHE_MISSES",
Packit 577717
    .desc   = "The number of 32B fetch windows tried to read the L1 IC and missed in the full tag.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x81,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "CORE_TO_L2_CACHEABLE_REQUEST_ACCESS_STATUS",
Packit 577717
    .desc   = "This event does not count accesses to the L2 cache by the L2 prefetcher, but it does count accesses by the L1 prefetcher.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x64,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_core_to_l2_cacheable_request_access_status),
Packit 577717
    .umasks = amd64_fam17h_core_to_l2_cacheable_request_access_status,
Packit 577717
  },
Packit 577717
  { .name   = "CYCLES_WITH_FILL_PENDING_FROM_L2",
Packit 577717
    .desc   = "Total cycles spent with one or more fill requests in flight from L2.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x6d,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_cycles_with_fill_pending_from_l2),
Packit 577717
    .umasks = amd64_fam17h_cycles_with_fill_pending_from_l2,
Packit 577717
  },
Packit 577717
  { .name   = "L2_LATENCY",
Packit 577717
    .desc   = "Total cycles spent waiting for L2 fills to complete from L3 or memory, divided by four. This may be used to calculate average latency by multiplying this count by four and then dividing by the total number of L2 fills (umask L2RequestG1). Event counts are for both threads. To calculate average latency, the number of fills from both threads must be used.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x62,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_l2_latency),
Packit 577717
    .umasks = amd64_fam17h_l2_latency,
Packit 577717
  },
Packit 577717
  { .name   = "REQUESTS_TO_L2_GROUP1",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x60,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_requests_to_l2_group1),
Packit 577717
    .umasks = amd64_fam17h_requests_to_l2_group1,
Packit 577717
  },
Packit 577717
  { .name   = "REQUESTS_TO_L2_GROUP2",
Packit 577717
    .desc   = "Multi-events in that LS and IF requests can be received simultaneous.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x61,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_requests_to_l2_group2),
Packit 577717
    .umasks = amd64_fam17h_requests_to_l2_group2,
Packit 577717
  },
Packit 577717
  { .name   = "LS_TO_L2_WBC_REQUESTS",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x63,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_ls_to_l2_wbc_requests),
Packit 577717
    .umasks = amd64_fam17h_ls_to_l2_wbc_requests,
Packit 577717
  },
Packit 577717
  { .name   = "DATA_CACHE_ACCESSES",
Packit 577717
    .desc   = "The number of accesses to the data cache for load and store references. This may include certain microcode scratchpad accesses, although these are generally rare. Each increment represents an eight-byte access, although the instruction may only be accessing a portion of that. This event is a speculative event.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x40,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "LS_DISPATCH",
Packit 577717
    .desc   = "Counts the number of operations dispatched to the LS unit. Unit Masks ADDed.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x29,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_ls_dispatch),
Packit 577717
    .umasks = amd64_fam17h_ls_dispatch,
Packit 577717
  },
Packit 577717
  { .name   = "INEFFECTIVE_SOFTWARE_PREFETCH",
Packit 577717
    .desc   = "The number of software prefetches that did not fetch data outside of the processor core.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x52,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_ineffective_software_prefetch),
Packit 577717
    .umasks = amd64_fam17h_ineffective_software_prefetch,
Packit 577717
  },
Packit 577717
  { .name   = "L1_DTLB_MISS",
Packit 577717
    .desc   = "L1 Data TLB misses.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x45,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_l1_dtlb_miss),
Packit 577717
    .umasks = amd64_fam17h_l1_dtlb_miss,
Packit 577717
  },
Packit 577717
  { .name   = "LOCKS",
Packit 577717
    .desc   = "Lock operations. Unit masks ORed",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x25,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_locks),
Packit 577717
    .umasks = amd64_fam17h_locks,
Packit 577717
  },
Packit 577717
  { .name   = "MAB_ALLOCATION_BY_PIPE",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x41,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_mab_allocation_by_pipe),
Packit 577717
    .umasks = amd64_fam17h_mab_allocation_by_pipe,
Packit 577717
  },
Packit 577717
  { .name   = "MISALIGNED_LOADS",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x47,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "CYCLES_NOT_IN_HALT",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x76,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "PREFETCH_INSTRUCTIONS_DISPATCHED",
Packit 577717
    .desc   = "Software Prefetch Instructions Dispatched.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x4b,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_prefetch_instructions_dispatched),
Packit 577717
    .umasks = amd64_fam17h_prefetch_instructions_dispatched,
Packit 577717
  },
Packit 577717
  { .name   = "STORE_TO_LOAD_FORWARD",
Packit 577717
    .desc   = "Number of STore Lad Forward hits.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x35,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "TABLEWALKER_ALLOCATION",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x46,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_tablewalker_allocation),
Packit 577717
    .umasks = amd64_fam17h_tablewalker_allocation,
Packit 577717
  },
Packit 577717
  { .name   = "MERGE",
Packit 577717
    .desc   = "See <xref file='svd_core_pmc' title='Large Increment per Cycle Events' format='name'>.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xfff,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "L1_BTB_CORRECTION",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x8a,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "L2_BTB_CORRECTION",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x8b,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 0,
Packit 577717
  },
Packit 577717
  { .name   = "OC_MODE_SWITCH",
Packit 577717
    .desc   = "TBD",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0x28a,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_oc_mode_switch),
Packit 577717
    .umasks = amd64_fam17h_oc_mode_switch,
Packit 577717
  },
Packit 577717
  { .name   = "DYNAMIC_TOKENS_DISPATCH_STALLS_CYCLES_0",
Packit 577717
    .desc   = "Cycles where a dispatch group is valid but does not get dispatched due to a token stall.",
Packit 577717
    .modmsk  = AMD64_FAM17H_ATTRS,
Packit 577717
    .code    = 0xaf,
Packit 577717
    .flags   = 0,
Packit 577717
    .ngrp    = 1,
Packit 577717
    .numasks = LIBPFM_ARRAY_SIZE(amd64_fam17h_dynamic_tokens_dispatch_stall_cycles_0),
Packit 577717
    .umasks = amd64_fam17h_dynamic_tokens_dispatch_stall_cycles_0,
Packit 577717
  },
Packit 577717
};