Blame src/dsp/enc_neon.c

Packit 9c6abc
// Copyright 2012 Google Inc. All Rights Reserved.
Packit 9c6abc
//
Packit 9c6abc
// Use of this source code is governed by a BSD-style license
Packit 9c6abc
// that can be found in the COPYING file in the root of the source
Packit 9c6abc
// tree. An additional intellectual property rights grant can be found
Packit 9c6abc
// in the file PATENTS. All contributing project authors may
Packit 9c6abc
// be found in the AUTHORS file in the root of the source tree.
Packit 9c6abc
// -----------------------------------------------------------------------------
Packit 9c6abc
//
Packit 9c6abc
// ARM NEON version of speed-critical encoding functions.
Packit 9c6abc
//
Packit 9c6abc
// adapted from libvpx (http://www.webmproject.org/code/)
Packit 9c6abc
Packit 9c6abc
#include "src/dsp/dsp.h"
Packit 9c6abc
Packit 9c6abc
#if defined(WEBP_USE_NEON)
Packit 9c6abc
Packit 9c6abc
#include <assert.h>
Packit 9c6abc
Packit 9c6abc
#include "src/dsp/neon.h"
Packit 9c6abc
#include "src/enc/vp8i_enc.h"
Packit 9c6abc
Packit 9c6abc
//------------------------------------------------------------------------------
Packit 9c6abc
// Transforms (Paragraph 14.4)
Packit 9c6abc
Packit 9c6abc
// Inverse transform.
Packit 9c6abc
// This code is pretty much the same as TransformOne in the dec_neon.c, except
Packit 9c6abc
// for subtraction to *ref. See the comments there for algorithmic explanations.
Packit 9c6abc
Packit 9c6abc
static const int16_t kC1 = 20091;
Packit 9c6abc
static const int16_t kC2 = 17734;  // half of kC2, actually. See comment above.
Packit 9c6abc
Packit 9c6abc
// This code works but is *slower* than the inlined-asm version below
Packit 9c6abc
// (with gcc-4.6). So we disable it for now. Later, it'll be conditional to
Packit 9c6abc
// WEBP_USE_INTRINSICS define.
Packit 9c6abc
// With gcc-4.8, it's a little faster speed than inlined-assembly.
Packit 9c6abc
#if defined(WEBP_USE_INTRINSICS)
Packit 9c6abc
Packit 9c6abc
// Treats 'v' as an uint8x8_t and zero extends to an int16x8_t.
Packit 9c6abc
static WEBP_INLINE int16x8_t ConvertU8ToS16_NEON(uint32x2_t v) {
Packit 9c6abc
  return vreinterpretq_s16_u16(vmovl_u8(vreinterpret_u8_u32(v)));
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
// Performs unsigned 8b saturation on 'dst01' and 'dst23' storing the result
Packit 9c6abc
// to the corresponding rows of 'dst'.
Packit 9c6abc
static WEBP_INLINE void SaturateAndStore4x4_NEON(uint8_t* const dst,
Packit 9c6abc
                                                 const int16x8_t dst01,
Packit 9c6abc
                                                 const int16x8_t dst23) {
Packit 9c6abc
  // Unsigned saturate to 8b.
Packit 9c6abc
  const uint8x8_t dst01_u8 = vqmovun_s16(dst01);
Packit 9c6abc
  const uint8x8_t dst23_u8 = vqmovun_s16(dst23);
Packit 9c6abc
Packit 9c6abc
  // Store the results.
Packit 9c6abc
  vst1_lane_u32((uint32_t*)(dst + 0 * BPS), vreinterpret_u32_u8(dst01_u8), 0);
Packit 9c6abc
  vst1_lane_u32((uint32_t*)(dst + 1 * BPS), vreinterpret_u32_u8(dst01_u8), 1);
Packit 9c6abc
  vst1_lane_u32((uint32_t*)(dst + 2 * BPS), vreinterpret_u32_u8(dst23_u8), 0);
Packit 9c6abc
  vst1_lane_u32((uint32_t*)(dst + 3 * BPS), vreinterpret_u32_u8(dst23_u8), 1);
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static WEBP_INLINE void Add4x4_NEON(const int16x8_t row01,
Packit 9c6abc
                                    const int16x8_t row23,
Packit 9c6abc
                                    const uint8_t* const ref,
Packit 9c6abc
                                    uint8_t* const dst) {
Packit 9c6abc
  uint32x2_t dst01 = vdup_n_u32(0);
Packit 9c6abc
  uint32x2_t dst23 = vdup_n_u32(0);
Packit 9c6abc
Packit 9c6abc
  // Load the source pixels.
Packit 9c6abc
  dst01 = vld1_lane_u32((uint32_t*)(ref + 0 * BPS), dst01, 0);
Packit 9c6abc
  dst23 = vld1_lane_u32((uint32_t*)(ref + 2 * BPS), dst23, 0);
Packit 9c6abc
  dst01 = vld1_lane_u32((uint32_t*)(ref + 1 * BPS), dst01, 1);
Packit 9c6abc
  dst23 = vld1_lane_u32((uint32_t*)(ref + 3 * BPS), dst23, 1);
Packit 9c6abc
Packit 9c6abc
  {
Packit 9c6abc
    // Convert to 16b.
Packit 9c6abc
    const int16x8_t dst01_s16 = ConvertU8ToS16_NEON(dst01);
Packit 9c6abc
    const int16x8_t dst23_s16 = ConvertU8ToS16_NEON(dst23);
Packit 9c6abc
Packit 9c6abc
    // Descale with rounding.
Packit 9c6abc
    const int16x8_t out01 = vrsraq_n_s16(dst01_s16, row01, 3);
Packit 9c6abc
    const int16x8_t out23 = vrsraq_n_s16(dst23_s16, row23, 3);
Packit 9c6abc
    // Add the inverse transform.
Packit 9c6abc
    SaturateAndStore4x4_NEON(dst, out01, out23);
Packit 9c6abc
  }
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static WEBP_INLINE void Transpose8x2_NEON(const int16x8_t in0,
Packit 9c6abc
                                          const int16x8_t in1,
Packit 9c6abc
                                          int16x8x2_t* const out) {
Packit 9c6abc
  // a0 a1 a2 a3 | b0 b1 b2 b3   => a0 b0 c0 d0 | a1 b1 c1 d1
Packit 9c6abc
  // c0 c1 c2 c3 | d0 d1 d2 d3      a2 b2 c2 d2 | a3 b3 c3 d3
Packit 9c6abc
  const int16x8x2_t tmp0 = vzipq_s16(in0, in1);   // a0 c0 a1 c1 a2 c2 ...
Packit 9c6abc
                                                  // b0 d0 b1 d1 b2 d2 ...
Packit 9c6abc
  *out = vzipq_s16(tmp0.val[0], tmp0.val[1]);
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static WEBP_INLINE void TransformPass_NEON(int16x8x2_t* const rows) {
Packit 9c6abc
  // {rows} = in0 | in4
Packit 9c6abc
  //          in8 | in12
Packit 9c6abc
  // B1 = in4 | in12
Packit 9c6abc
  const int16x8_t B1 =
Packit 9c6abc
      vcombine_s16(vget_high_s16(rows->val[0]), vget_high_s16(rows->val[1]));
Packit 9c6abc
  // C0 = kC1 * in4 | kC1 * in12
Packit 9c6abc
  // C1 = kC2 * in4 | kC2 * in12
Packit 9c6abc
  const int16x8_t C0 = vsraq_n_s16(B1, vqdmulhq_n_s16(B1, kC1), 1);
Packit 9c6abc
  const int16x8_t C1 = vqdmulhq_n_s16(B1, kC2);
Packit 9c6abc
  const int16x4_t a = vqadd_s16(vget_low_s16(rows->val[0]),
Packit 9c6abc
                                vget_low_s16(rows->val[1]));   // in0 + in8
Packit 9c6abc
  const int16x4_t b = vqsub_s16(vget_low_s16(rows->val[0]),
Packit 9c6abc
                                vget_low_s16(rows->val[1]));   // in0 - in8
Packit 9c6abc
  // c = kC2 * in4 - kC1 * in12
Packit 9c6abc
  // d = kC1 * in4 + kC2 * in12
Packit 9c6abc
  const int16x4_t c = vqsub_s16(vget_low_s16(C1), vget_high_s16(C0));
Packit 9c6abc
  const int16x4_t d = vqadd_s16(vget_low_s16(C0), vget_high_s16(C1));
Packit 9c6abc
  const int16x8_t D0 = vcombine_s16(a, b);      // D0 = a | b
Packit 9c6abc
  const int16x8_t D1 = vcombine_s16(d, c);      // D1 = d | c
Packit 9c6abc
  const int16x8_t E0 = vqaddq_s16(D0, D1);      // a+d | b+c
Packit 9c6abc
  const int16x8_t E_tmp = vqsubq_s16(D0, D1);   // a-d | b-c
Packit 9c6abc
  const int16x8_t E1 = vcombine_s16(vget_high_s16(E_tmp), vget_low_s16(E_tmp));
Packit 9c6abc
  Transpose8x2_NEON(E0, E1, rows);
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static void ITransformOne_NEON(const uint8_t* ref,
Packit 9c6abc
                               const int16_t* in, uint8_t* dst) {
Packit 9c6abc
  int16x8x2_t rows;
Packit 9c6abc
  INIT_VECTOR2(rows, vld1q_s16(in + 0), vld1q_s16(in + 8));
Packit 9c6abc
  TransformPass_NEON(&rows);
Packit 9c6abc
  TransformPass_NEON(&rows);
Packit 9c6abc
  Add4x4_NEON(rows.val[0], rows.val[1], ref, dst);
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
#else
Packit 9c6abc
Packit 9c6abc
static void ITransformOne_NEON(const uint8_t* ref,
Packit 9c6abc
                               const int16_t* in, uint8_t* dst) {
Packit 9c6abc
  const int kBPS = BPS;
Packit 9c6abc
  const int16_t kC1C2[] = { kC1, kC2, 0, 0 };
Packit 9c6abc
Packit 9c6abc
  __asm__ volatile (
Packit 9c6abc
    "vld1.16         {q1, q2}, [%[in]]           \n"
Packit 9c6abc
    "vld1.16         {d0}, [%[kC1C2]]            \n"
Packit 9c6abc
Packit 9c6abc
    // d2: in[0]
Packit 9c6abc
    // d3: in[8]
Packit 9c6abc
    // d4: in[4]
Packit 9c6abc
    // d5: in[12]
Packit 9c6abc
    "vswp            d3, d4                      \n"
Packit 9c6abc
Packit 9c6abc
    // q8 = {in[4], in[12]} * kC1 * 2 >> 16
Packit 9c6abc
    // q9 = {in[4], in[12]} * kC2 >> 16
Packit 9c6abc
    "vqdmulh.s16     q8, q2, d0[0]               \n"
Packit 9c6abc
    "vqdmulh.s16     q9, q2, d0[1]               \n"
Packit 9c6abc
Packit 9c6abc
    // d22 = a = in[0] + in[8]
Packit 9c6abc
    // d23 = b = in[0] - in[8]
Packit 9c6abc
    "vqadd.s16       d22, d2, d3                 \n"
Packit 9c6abc
    "vqsub.s16       d23, d2, d3                 \n"
Packit 9c6abc
Packit 9c6abc
    //  q8 = in[4]/[12] * kC1 >> 16
Packit 9c6abc
    "vshr.s16        q8, q8, #1                  \n"
Packit 9c6abc
Packit 9c6abc
    // Add {in[4], in[12]} back after the multiplication.
Packit 9c6abc
    "vqadd.s16       q8, q2, q8                  \n"
Packit 9c6abc
Packit 9c6abc
    // d20 = c = in[4]*kC2 - in[12]*kC1
Packit 9c6abc
    // d21 = d = in[4]*kC1 + in[12]*kC2
Packit 9c6abc
    "vqsub.s16       d20, d18, d17               \n"
Packit 9c6abc
    "vqadd.s16       d21, d19, d16               \n"
Packit 9c6abc
Packit 9c6abc
    // d2 = tmp[0] = a + d
Packit 9c6abc
    // d3 = tmp[1] = b + c
Packit 9c6abc
    // d4 = tmp[2] = b - c
Packit 9c6abc
    // d5 = tmp[3] = a - d
Packit 9c6abc
    "vqadd.s16       d2, d22, d21                \n"
Packit 9c6abc
    "vqadd.s16       d3, d23, d20                \n"
Packit 9c6abc
    "vqsub.s16       d4, d23, d20                \n"
Packit 9c6abc
    "vqsub.s16       d5, d22, d21                \n"
Packit 9c6abc
Packit 9c6abc
    "vzip.16         q1, q2                      \n"
Packit 9c6abc
    "vzip.16         q1, q2                      \n"
Packit 9c6abc
Packit 9c6abc
    "vswp            d3, d4                      \n"
Packit 9c6abc
Packit 9c6abc
    // q8 = {tmp[4], tmp[12]} * kC1 * 2 >> 16
Packit 9c6abc
    // q9 = {tmp[4], tmp[12]} * kC2 >> 16
Packit 9c6abc
    "vqdmulh.s16     q8, q2, d0[0]               \n"
Packit 9c6abc
    "vqdmulh.s16     q9, q2, d0[1]               \n"
Packit 9c6abc
Packit 9c6abc
    // d22 = a = tmp[0] + tmp[8]
Packit 9c6abc
    // d23 = b = tmp[0] - tmp[8]
Packit 9c6abc
    "vqadd.s16       d22, d2, d3                 \n"
Packit 9c6abc
    "vqsub.s16       d23, d2, d3                 \n"
Packit 9c6abc
Packit 9c6abc
    "vshr.s16        q8, q8, #1                  \n"
Packit 9c6abc
    "vqadd.s16       q8, q2, q8                  \n"
Packit 9c6abc
Packit 9c6abc
    // d20 = c = in[4]*kC2 - in[12]*kC1
Packit 9c6abc
    // d21 = d = in[4]*kC1 + in[12]*kC2
Packit 9c6abc
    "vqsub.s16       d20, d18, d17               \n"
Packit 9c6abc
    "vqadd.s16       d21, d19, d16               \n"
Packit 9c6abc
Packit 9c6abc
    // d2 = tmp[0] = a + d
Packit 9c6abc
    // d3 = tmp[1] = b + c
Packit 9c6abc
    // d4 = tmp[2] = b - c
Packit 9c6abc
    // d5 = tmp[3] = a - d
Packit 9c6abc
    "vqadd.s16       d2, d22, d21                \n"
Packit 9c6abc
    "vqadd.s16       d3, d23, d20                \n"
Packit 9c6abc
    "vqsub.s16       d4, d23, d20                \n"
Packit 9c6abc
    "vqsub.s16       d5, d22, d21                \n"
Packit 9c6abc
Packit 9c6abc
    "vld1.32         d6[0], [%[ref]], %[kBPS]    \n"
Packit 9c6abc
    "vld1.32         d6[1], [%[ref]], %[kBPS]    \n"
Packit 9c6abc
    "vld1.32         d7[0], [%[ref]], %[kBPS]    \n"
Packit 9c6abc
    "vld1.32         d7[1], [%[ref]], %[kBPS]    \n"
Packit 9c6abc
Packit 9c6abc
    "sub         %[ref], %[ref], %[kBPS], lsl #2 \n"
Packit 9c6abc
Packit 9c6abc
    // (val) + 4 >> 3
Packit 9c6abc
    "vrshr.s16       d2, d2, #3                  \n"
Packit 9c6abc
    "vrshr.s16       d3, d3, #3                  \n"
Packit 9c6abc
    "vrshr.s16       d4, d4, #3                  \n"
Packit 9c6abc
    "vrshr.s16       d5, d5, #3                  \n"
Packit 9c6abc
Packit 9c6abc
    "vzip.16         q1, q2                      \n"
Packit 9c6abc
    "vzip.16         q1, q2                      \n"
Packit 9c6abc
Packit 9c6abc
    // Must accumulate before saturating
Packit 9c6abc
    "vmovl.u8        q8, d6                      \n"
Packit 9c6abc
    "vmovl.u8        q9, d7                      \n"
Packit 9c6abc
Packit 9c6abc
    "vqadd.s16       q1, q1, q8                  \n"
Packit 9c6abc
    "vqadd.s16       q2, q2, q9                  \n"
Packit 9c6abc
Packit 9c6abc
    "vqmovun.s16     d0, q1                      \n"
Packit 9c6abc
    "vqmovun.s16     d1, q2                      \n"
Packit 9c6abc
Packit 9c6abc
    "vst1.32         d0[0], [%[dst]], %[kBPS]    \n"
Packit 9c6abc
    "vst1.32         d0[1], [%[dst]], %[kBPS]    \n"
Packit 9c6abc
    "vst1.32         d1[0], [%[dst]], %[kBPS]    \n"
Packit 9c6abc
    "vst1.32         d1[1], [%[dst]]             \n"
Packit 9c6abc
Packit 9c6abc
    : [in] "+r"(in), [dst] "+r"(dst)               // modified registers
Packit 9c6abc
    : [kBPS] "r"(kBPS), [kC1C2] "r"(kC1C2), [ref] "r"(ref)  // constants
Packit 9c6abc
    : "memory", "q0", "q1", "q2", "q8", "q9", "q10", "q11"  // clobbered
Packit 9c6abc
  );
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
#endif    // WEBP_USE_INTRINSICS
Packit 9c6abc
Packit 9c6abc
static void ITransform_NEON(const uint8_t* ref,
Packit 9c6abc
                            const int16_t* in, uint8_t* dst, int do_two) {
Packit 9c6abc
  ITransformOne_NEON(ref, in, dst);
Packit 9c6abc
  if (do_two) {
Packit 9c6abc
    ITransformOne_NEON(ref + 4, in + 16, dst + 4);
Packit 9c6abc
  }
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
// Load all 4x4 pixels into a single uint8x16_t variable.
Packit 9c6abc
static uint8x16_t Load4x4_NEON(const uint8_t* src) {
Packit 9c6abc
  uint32x4_t out = vdupq_n_u32(0);
Packit 9c6abc
  out = vld1q_lane_u32((const uint32_t*)(src + 0 * BPS), out, 0);
Packit 9c6abc
  out = vld1q_lane_u32((const uint32_t*)(src + 1 * BPS), out, 1);
Packit 9c6abc
  out = vld1q_lane_u32((const uint32_t*)(src + 2 * BPS), out, 2);
Packit 9c6abc
  out = vld1q_lane_u32((const uint32_t*)(src + 3 * BPS), out, 3);
Packit 9c6abc
  return vreinterpretq_u8_u32(out);
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
// Forward transform.
Packit 9c6abc
Packit 9c6abc
#if defined(WEBP_USE_INTRINSICS)
Packit 9c6abc
Packit 9c6abc
static WEBP_INLINE void Transpose4x4_S16_NEON(const int16x4_t A,
Packit 9c6abc
                                              const int16x4_t B,
Packit 9c6abc
                                              const int16x4_t C,
Packit 9c6abc
                                              const int16x4_t D,
Packit 9c6abc
                                              int16x8_t* const out01,
Packit 9c6abc
                                              int16x8_t* const out32) {
Packit 9c6abc
  const int16x4x2_t AB = vtrn_s16(A, B);
Packit 9c6abc
  const int16x4x2_t CD = vtrn_s16(C, D);
Packit 9c6abc
  const int32x2x2_t tmp02 = vtrn_s32(vreinterpret_s32_s16(AB.val[0]),
Packit 9c6abc
                                     vreinterpret_s32_s16(CD.val[0]));
Packit 9c6abc
  const int32x2x2_t tmp13 = vtrn_s32(vreinterpret_s32_s16(AB.val[1]),
Packit 9c6abc
                                     vreinterpret_s32_s16(CD.val[1]));
Packit 9c6abc
  *out01 = vreinterpretq_s16_s64(
Packit 9c6abc
      vcombine_s64(vreinterpret_s64_s32(tmp02.val[0]),
Packit 9c6abc
                   vreinterpret_s64_s32(tmp13.val[0])));
Packit 9c6abc
  *out32 = vreinterpretq_s16_s64(
Packit 9c6abc
      vcombine_s64(vreinterpret_s64_s32(tmp13.val[1]),
Packit 9c6abc
                   vreinterpret_s64_s32(tmp02.val[1])));
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static WEBP_INLINE int16x8_t DiffU8ToS16_NEON(const uint8x8_t a,
Packit 9c6abc
                                              const uint8x8_t b) {
Packit 9c6abc
  return vreinterpretq_s16_u16(vsubl_u8(a, b));
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static void FTransform_NEON(const uint8_t* src, const uint8_t* ref,
Packit 9c6abc
                            int16_t* out) {
Packit 9c6abc
  int16x8_t d0d1, d3d2;   // working 4x4 int16 variables
Packit 9c6abc
  {
Packit 9c6abc
    const uint8x16_t S0 = Load4x4_NEON(src);
Packit 9c6abc
    const uint8x16_t R0 = Load4x4_NEON(ref);
Packit 9c6abc
    const int16x8_t D0D1 = DiffU8ToS16_NEON(vget_low_u8(S0), vget_low_u8(R0));
Packit 9c6abc
    const int16x8_t D2D3 = DiffU8ToS16_NEON(vget_high_u8(S0), vget_high_u8(R0));
Packit 9c6abc
    const int16x4_t D0 = vget_low_s16(D0D1);
Packit 9c6abc
    const int16x4_t D1 = vget_high_s16(D0D1);
Packit 9c6abc
    const int16x4_t D2 = vget_low_s16(D2D3);
Packit 9c6abc
    const int16x4_t D3 = vget_high_s16(D2D3);
Packit 9c6abc
    Transpose4x4_S16_NEON(D0, D1, D2, D3, &d0d1, &d3d2);
Packit 9c6abc
  }
Packit 9c6abc
  {    // 1rst pass
Packit 9c6abc
    const int32x4_t kCst937 = vdupq_n_s32(937);
Packit 9c6abc
    const int32x4_t kCst1812 = vdupq_n_s32(1812);
Packit 9c6abc
    const int16x8_t a0a1 = vaddq_s16(d0d1, d3d2);   // d0+d3 | d1+d2   (=a0|a1)
Packit 9c6abc
    const int16x8_t a3a2 = vsubq_s16(d0d1, d3d2);   // d0-d3 | d1-d2   (=a3|a2)
Packit 9c6abc
    const int16x8_t a0a1_2 = vshlq_n_s16(a0a1, 3);
Packit 9c6abc
    const int16x4_t tmp0 = vadd_s16(vget_low_s16(a0a1_2),
Packit 9c6abc
                                    vget_high_s16(a0a1_2));
Packit 9c6abc
    const int16x4_t tmp2 = vsub_s16(vget_low_s16(a0a1_2),
Packit 9c6abc
                                    vget_high_s16(a0a1_2));
Packit 9c6abc
    const int32x4_t a3_2217 = vmull_n_s16(vget_low_s16(a3a2), 2217);
Packit 9c6abc
    const int32x4_t a2_2217 = vmull_n_s16(vget_high_s16(a3a2), 2217);
Packit 9c6abc
    const int32x4_t a2_p_a3 = vmlal_n_s16(a2_2217, vget_low_s16(a3a2), 5352);
Packit 9c6abc
    const int32x4_t a3_m_a2 = vmlsl_n_s16(a3_2217, vget_high_s16(a3a2), 5352);
Packit 9c6abc
    const int16x4_t tmp1 = vshrn_n_s32(vaddq_s32(a2_p_a3, kCst1812), 9);
Packit 9c6abc
    const int16x4_t tmp3 = vshrn_n_s32(vaddq_s32(a3_m_a2, kCst937), 9);
Packit 9c6abc
    Transpose4x4_S16_NEON(tmp0, tmp1, tmp2, tmp3, &d0d1, &d3d2);
Packit 9c6abc
  }
Packit 9c6abc
  {    // 2nd pass
Packit 9c6abc
    // the (1<<16) addition is for the replacement: a3!=0  <-> 1-(a3==0)
Packit 9c6abc
    const int32x4_t kCst12000 = vdupq_n_s32(12000 + (1 << 16));
Packit 9c6abc
    const int32x4_t kCst51000 = vdupq_n_s32(51000);
Packit 9c6abc
    const int16x8_t a0a1 = vaddq_s16(d0d1, d3d2);   // d0+d3 | d1+d2   (=a0|a1)
Packit 9c6abc
    const int16x8_t a3a2 = vsubq_s16(d0d1, d3d2);   // d0-d3 | d1-d2   (=a3|a2)
Packit 9c6abc
    const int16x4_t a0_k7 = vadd_s16(vget_low_s16(a0a1), vdup_n_s16(7));
Packit 9c6abc
    const int16x4_t out0 = vshr_n_s16(vadd_s16(a0_k7, vget_high_s16(a0a1)), 4);
Packit 9c6abc
    const int16x4_t out2 = vshr_n_s16(vsub_s16(a0_k7, vget_high_s16(a0a1)), 4);
Packit 9c6abc
    const int32x4_t a3_2217 = vmull_n_s16(vget_low_s16(a3a2), 2217);
Packit 9c6abc
    const int32x4_t a2_2217 = vmull_n_s16(vget_high_s16(a3a2), 2217);
Packit 9c6abc
    const int32x4_t a2_p_a3 = vmlal_n_s16(a2_2217, vget_low_s16(a3a2), 5352);
Packit 9c6abc
    const int32x4_t a3_m_a2 = vmlsl_n_s16(a3_2217, vget_high_s16(a3a2), 5352);
Packit 9c6abc
    const int16x4_t tmp1 = vaddhn_s32(a2_p_a3, kCst12000);
Packit 9c6abc
    const int16x4_t out3 = vaddhn_s32(a3_m_a2, kCst51000);
Packit 9c6abc
    const int16x4_t a3_eq_0 =
Packit 9c6abc
        vreinterpret_s16_u16(vceq_s16(vget_low_s16(a3a2), vdup_n_s16(0)));
Packit 9c6abc
    const int16x4_t out1 = vadd_s16(tmp1, a3_eq_0);
Packit 9c6abc
    vst1_s16(out +  0, out0);
Packit 9c6abc
    vst1_s16(out +  4, out1);
Packit 9c6abc
    vst1_s16(out +  8, out2);
Packit 9c6abc
    vst1_s16(out + 12, out3);
Packit 9c6abc
  }
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
#else
Packit 9c6abc
Packit 9c6abc
// adapted from vp8/encoder/arm/neon/shortfdct_neon.asm
Packit 9c6abc
static const int16_t kCoeff16[] = {
Packit 9c6abc
  5352,  5352,  5352, 5352, 2217,  2217,  2217, 2217
Packit 9c6abc
};
Packit 9c6abc
static const int32_t kCoeff32[] = {
Packit 9c6abc
   1812,  1812,  1812,  1812,
Packit 9c6abc
    937,   937,   937,   937,
Packit 9c6abc
  12000, 12000, 12000, 12000,
Packit 9c6abc
  51000, 51000, 51000, 51000
Packit 9c6abc
};
Packit 9c6abc
Packit 9c6abc
static void FTransform_NEON(const uint8_t* src, const uint8_t* ref,
Packit 9c6abc
                            int16_t* out) {
Packit 9c6abc
  const int kBPS = BPS;
Packit 9c6abc
  const uint8_t* src_ptr = src;
Packit 9c6abc
  const uint8_t* ref_ptr = ref;
Packit 9c6abc
  const int16_t* coeff16 = kCoeff16;
Packit 9c6abc
  const int32_t* coeff32 = kCoeff32;
Packit 9c6abc
Packit 9c6abc
  __asm__ volatile (
Packit 9c6abc
    // load src into q4, q5 in high half
Packit 9c6abc
    "vld1.8 {d8},  [%[src_ptr]], %[kBPS]      \n"
Packit 9c6abc
    "vld1.8 {d10}, [%[src_ptr]], %[kBPS]      \n"
Packit 9c6abc
    "vld1.8 {d9},  [%[src_ptr]], %[kBPS]      \n"
Packit 9c6abc
    "vld1.8 {d11}, [%[src_ptr]]               \n"
Packit 9c6abc
Packit 9c6abc
    // load ref into q6, q7 in high half
Packit 9c6abc
    "vld1.8 {d12}, [%[ref_ptr]], %[kBPS]      \n"
Packit 9c6abc
    "vld1.8 {d14}, [%[ref_ptr]], %[kBPS]      \n"
Packit 9c6abc
    "vld1.8 {d13}, [%[ref_ptr]], %[kBPS]      \n"
Packit 9c6abc
    "vld1.8 {d15}, [%[ref_ptr]]               \n"
Packit 9c6abc
Packit 9c6abc
    // Pack the high values in to q4 and q6
Packit 9c6abc
    "vtrn.32     q4, q5                       \n"
Packit 9c6abc
    "vtrn.32     q6, q7                       \n"
Packit 9c6abc
Packit 9c6abc
    // d[0-3] = src - ref
Packit 9c6abc
    "vsubl.u8    q0, d8, d12                  \n"
Packit 9c6abc
    "vsubl.u8    q1, d9, d13                  \n"
Packit 9c6abc
Packit 9c6abc
    // load coeff16 into q8(d16=5352, d17=2217)
Packit 9c6abc
    "vld1.16     {q8}, [%[coeff16]]           \n"
Packit 9c6abc
Packit 9c6abc
    // load coeff32 high half into q9 = 1812, q10 = 937
Packit 9c6abc
    "vld1.32     {q9, q10}, [%[coeff32]]!     \n"
Packit 9c6abc
Packit 9c6abc
    // load coeff32 low half into q11=12000, q12=51000
Packit 9c6abc
    "vld1.32     {q11,q12}, [%[coeff32]]      \n"
Packit 9c6abc
Packit 9c6abc
    // part 1
Packit 9c6abc
    // Transpose. Register dN is the same as dN in C
Packit 9c6abc
    "vtrn.32         d0, d2                   \n"
Packit 9c6abc
    "vtrn.32         d1, d3                   \n"
Packit 9c6abc
    "vtrn.16         d0, d1                   \n"
Packit 9c6abc
    "vtrn.16         d2, d3                   \n"
Packit 9c6abc
Packit 9c6abc
    "vadd.s16        d4, d0, d3               \n" // a0 = d0 + d3
Packit 9c6abc
    "vadd.s16        d5, d1, d2               \n" // a1 = d1 + d2
Packit 9c6abc
    "vsub.s16        d6, d1, d2               \n" // a2 = d1 - d2
Packit 9c6abc
    "vsub.s16        d7, d0, d3               \n" // a3 = d0 - d3
Packit 9c6abc
Packit 9c6abc
    "vadd.s16        d0, d4, d5               \n" // a0 + a1
Packit 9c6abc
    "vshl.s16        d0, d0, #3               \n" // temp[0+i*4] = (a0+a1) << 3
Packit 9c6abc
    "vsub.s16        d2, d4, d5               \n" // a0 - a1
Packit 9c6abc
    "vshl.s16        d2, d2, #3               \n" // (temp[2+i*4] = (a0-a1) << 3
Packit 9c6abc
Packit 9c6abc
    "vmlal.s16       q9, d7, d16              \n" // a3*5352 + 1812
Packit 9c6abc
    "vmlal.s16       q10, d7, d17             \n" // a3*2217 + 937
Packit 9c6abc
    "vmlal.s16       q9, d6, d17              \n" // a2*2217 + a3*5352 + 1812
Packit 9c6abc
    "vmlsl.s16       q10, d6, d16             \n" // a3*2217 + 937 - a2*5352
Packit 9c6abc
Packit 9c6abc
    // temp[1+i*4] = (d2*2217 + d3*5352 + 1812) >> 9
Packit 9c6abc
    // temp[3+i*4] = (d3*2217 + 937 - d2*5352) >> 9
Packit 9c6abc
    "vshrn.s32       d1, q9, #9               \n"
Packit 9c6abc
    "vshrn.s32       d3, q10, #9              \n"
Packit 9c6abc
Packit 9c6abc
    // part 2
Packit 9c6abc
    // transpose d0=ip[0], d1=ip[4], d2=ip[8], d3=ip[12]
Packit 9c6abc
    "vtrn.32         d0, d2                   \n"
Packit 9c6abc
    "vtrn.32         d1, d3                   \n"
Packit 9c6abc
    "vtrn.16         d0, d1                   \n"
Packit 9c6abc
    "vtrn.16         d2, d3                   \n"
Packit 9c6abc
Packit 9c6abc
    "vmov.s16        d26, #7                  \n"
Packit 9c6abc
Packit 9c6abc
    "vadd.s16        d4, d0, d3               \n" // a1 = ip[0] + ip[12]
Packit 9c6abc
    "vadd.s16        d5, d1, d2               \n" // b1 = ip[4] + ip[8]
Packit 9c6abc
    "vsub.s16        d6, d1, d2               \n" // c1 = ip[4] - ip[8]
Packit 9c6abc
    "vadd.s16        d4, d4, d26              \n" // a1 + 7
Packit 9c6abc
    "vsub.s16        d7, d0, d3               \n" // d1 = ip[0] - ip[12]
Packit 9c6abc
Packit 9c6abc
    "vadd.s16        d0, d4, d5               \n" // op[0] = a1 + b1 + 7
Packit 9c6abc
    "vsub.s16        d2, d4, d5               \n" // op[8] = a1 - b1 + 7
Packit 9c6abc
Packit 9c6abc
    "vmlal.s16       q11, d7, d16             \n" // d1*5352 + 12000
Packit 9c6abc
    "vmlal.s16       q12, d7, d17             \n" // d1*2217 + 51000
Packit 9c6abc
Packit 9c6abc
    "vceq.s16        d4, d7, #0               \n"
Packit 9c6abc
Packit 9c6abc
    "vshr.s16        d0, d0, #4               \n"
Packit 9c6abc
    "vshr.s16        d2, d2, #4               \n"
Packit 9c6abc
Packit 9c6abc
    "vmlal.s16       q11, d6, d17             \n" // c1*2217 + d1*5352 + 12000
Packit 9c6abc
    "vmlsl.s16       q12, d6, d16             \n" // d1*2217 - c1*5352 + 51000
Packit 9c6abc
Packit 9c6abc
    "vmvn            d4, d4                   \n" // !(d1 == 0)
Packit 9c6abc
    // op[4] = (c1*2217 + d1*5352 + 12000)>>16
Packit 9c6abc
    "vshrn.s32       d1, q11, #16             \n"
Packit 9c6abc
    // op[4] += (d1!=0)
Packit 9c6abc
    "vsub.s16        d1, d1, d4               \n"
Packit 9c6abc
    // op[12]= (d1*2217 - c1*5352 + 51000)>>16
Packit 9c6abc
    "vshrn.s32       d3, q12, #16             \n"
Packit 9c6abc
Packit 9c6abc
    // set result to out array
Packit 9c6abc
    "vst1.16         {q0, q1}, [%[out]]   \n"
Packit 9c6abc
    : [src_ptr] "+r"(src_ptr), [ref_ptr] "+r"(ref_ptr),
Packit 9c6abc
      [coeff32] "+r"(coeff32)          // modified registers
Packit 9c6abc
    : [kBPS] "r"(kBPS), [coeff16] "r"(coeff16),
Packit 9c6abc
      [out] "r"(out)                   // constants
Packit 9c6abc
    : "memory", "q0", "q1", "q2", "q3", "q4", "q5", "q6", "q7", "q8", "q9",
Packit 9c6abc
      "q10", "q11", "q12", "q13"       // clobbered
Packit 9c6abc
  );
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
#endif
Packit 9c6abc
Packit 9c6abc
#define LOAD_LANE_16b(VALUE, LANE) do {             \
Packit 9c6abc
  (VALUE) = vld1_lane_s16(src, (VALUE), (LANE));    \
Packit 9c6abc
  src += stride;                                    \
Packit 9c6abc
} while (0)
Packit 9c6abc
Packit 9c6abc
static void FTransformWHT_NEON(const int16_t* src, int16_t* out) {
Packit 9c6abc
  const int stride = 16;
Packit 9c6abc
  const int16x4_t zero = vdup_n_s16(0);
Packit 9c6abc
  int32x4x4_t tmp0;
Packit 9c6abc
  int16x4x4_t in;
Packit 9c6abc
  INIT_VECTOR4(in, zero, zero, zero, zero);
Packit 9c6abc
  LOAD_LANE_16b(in.val[0], 0);
Packit 9c6abc
  LOAD_LANE_16b(in.val[1], 0);
Packit 9c6abc
  LOAD_LANE_16b(in.val[2], 0);
Packit 9c6abc
  LOAD_LANE_16b(in.val[3], 0);
Packit 9c6abc
  LOAD_LANE_16b(in.val[0], 1);
Packit 9c6abc
  LOAD_LANE_16b(in.val[1], 1);
Packit 9c6abc
  LOAD_LANE_16b(in.val[2], 1);
Packit 9c6abc
  LOAD_LANE_16b(in.val[3], 1);
Packit 9c6abc
  LOAD_LANE_16b(in.val[0], 2);
Packit 9c6abc
  LOAD_LANE_16b(in.val[1], 2);
Packit 9c6abc
  LOAD_LANE_16b(in.val[2], 2);
Packit 9c6abc
  LOAD_LANE_16b(in.val[3], 2);
Packit 9c6abc
  LOAD_LANE_16b(in.val[0], 3);
Packit 9c6abc
  LOAD_LANE_16b(in.val[1], 3);
Packit 9c6abc
  LOAD_LANE_16b(in.val[2], 3);
Packit 9c6abc
  LOAD_LANE_16b(in.val[3], 3);
Packit 9c6abc
Packit 9c6abc
  {
Packit 9c6abc
    // a0 = in[0 * 16] + in[2 * 16]
Packit 9c6abc
    // a1 = in[1 * 16] + in[3 * 16]
Packit 9c6abc
    // a2 = in[1 * 16] - in[3 * 16]
Packit 9c6abc
    // a3 = in[0 * 16] - in[2 * 16]
Packit 9c6abc
    const int32x4_t a0 = vaddl_s16(in.val[0], in.val[2]);
Packit 9c6abc
    const int32x4_t a1 = vaddl_s16(in.val[1], in.val[3]);
Packit 9c6abc
    const int32x4_t a2 = vsubl_s16(in.val[1], in.val[3]);
Packit 9c6abc
    const int32x4_t a3 = vsubl_s16(in.val[0], in.val[2]);
Packit 9c6abc
    tmp0.val[0] = vaddq_s32(a0, a1);
Packit 9c6abc
    tmp0.val[1] = vaddq_s32(a3, a2);
Packit 9c6abc
    tmp0.val[2] = vsubq_s32(a3, a2);
Packit 9c6abc
    tmp0.val[3] = vsubq_s32(a0, a1);
Packit 9c6abc
  }
Packit 9c6abc
  {
Packit 9c6abc
    const int32x4x4_t tmp1 = Transpose4x4_NEON(tmp0);
Packit 9c6abc
    // a0 = tmp[0 + i] + tmp[ 8 + i]
Packit 9c6abc
    // a1 = tmp[4 + i] + tmp[12 + i]
Packit 9c6abc
    // a2 = tmp[4 + i] - tmp[12 + i]
Packit 9c6abc
    // a3 = tmp[0 + i] - tmp[ 8 + i]
Packit 9c6abc
    const int32x4_t a0 = vaddq_s32(tmp1.val[0], tmp1.val[2]);
Packit 9c6abc
    const int32x4_t a1 = vaddq_s32(tmp1.val[1], tmp1.val[3]);
Packit 9c6abc
    const int32x4_t a2 = vsubq_s32(tmp1.val[1], tmp1.val[3]);
Packit 9c6abc
    const int32x4_t a3 = vsubq_s32(tmp1.val[0], tmp1.val[2]);
Packit 9c6abc
    const int32x4_t b0 = vhaddq_s32(a0, a1);  // (a0 + a1) >> 1
Packit 9c6abc
    const int32x4_t b1 = vhaddq_s32(a3, a2);  // (a3 + a2) >> 1
Packit 9c6abc
    const int32x4_t b2 = vhsubq_s32(a3, a2);  // (a3 - a2) >> 1
Packit 9c6abc
    const int32x4_t b3 = vhsubq_s32(a0, a1);  // (a0 - a1) >> 1
Packit 9c6abc
    const int16x4_t out0 = vmovn_s32(b0);
Packit 9c6abc
    const int16x4_t out1 = vmovn_s32(b1);
Packit 9c6abc
    const int16x4_t out2 = vmovn_s32(b2);
Packit 9c6abc
    const int16x4_t out3 = vmovn_s32(b3);
Packit 9c6abc
Packit 9c6abc
    vst1_s16(out +  0, out0);
Packit 9c6abc
    vst1_s16(out +  4, out1);
Packit 9c6abc
    vst1_s16(out +  8, out2);
Packit 9c6abc
    vst1_s16(out + 12, out3);
Packit 9c6abc
  }
Packit 9c6abc
}
Packit 9c6abc
#undef LOAD_LANE_16b
Packit 9c6abc
Packit 9c6abc
//------------------------------------------------------------------------------
Packit 9c6abc
// Texture distortion
Packit 9c6abc
//
Packit 9c6abc
// We try to match the spectral content (weighted) between source and
Packit 9c6abc
// reconstructed samples.
Packit 9c6abc
Packit 9c6abc
// a 0123, b 0123
Packit 9c6abc
// a 4567, b 4567
Packit 9c6abc
// a 89ab, b 89ab
Packit 9c6abc
// a cdef, b cdef
Packit 9c6abc
//
Packit 9c6abc
// transpose
Packit 9c6abc
//
Packit 9c6abc
// a 048c, b 048c
Packit 9c6abc
// a 159d, b 159d
Packit 9c6abc
// a 26ae, b 26ae
Packit 9c6abc
// a 37bf, b 37bf
Packit 9c6abc
//
Packit 9c6abc
static WEBP_INLINE int16x8x4_t DistoTranspose4x4S16_NEON(int16x8x4_t q4_in) {
Packit 9c6abc
  const int16x8x2_t q2_tmp0 = vtrnq_s16(q4_in.val[0], q4_in.val[1]);
Packit 9c6abc
  const int16x8x2_t q2_tmp1 = vtrnq_s16(q4_in.val[2], q4_in.val[3]);
Packit 9c6abc
  const int32x4x2_t q2_tmp2 = vtrnq_s32(vreinterpretq_s32_s16(q2_tmp0.val[0]),
Packit 9c6abc
                                        vreinterpretq_s32_s16(q2_tmp1.val[0]));
Packit 9c6abc
  const int32x4x2_t q2_tmp3 = vtrnq_s32(vreinterpretq_s32_s16(q2_tmp0.val[1]),
Packit 9c6abc
                                        vreinterpretq_s32_s16(q2_tmp1.val[1]));
Packit 9c6abc
  q4_in.val[0] = vreinterpretq_s16_s32(q2_tmp2.val[0]);
Packit 9c6abc
  q4_in.val[2] = vreinterpretq_s16_s32(q2_tmp2.val[1]);
Packit 9c6abc
  q4_in.val[1] = vreinterpretq_s16_s32(q2_tmp3.val[0]);
Packit 9c6abc
  q4_in.val[3] = vreinterpretq_s16_s32(q2_tmp3.val[1]);
Packit 9c6abc
  return q4_in;
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static WEBP_INLINE int16x8x4_t DistoHorizontalPass_NEON(
Packit 9c6abc
    const int16x8x4_t q4_in) {
Packit 9c6abc
  // {a0, a1} = {in[0] + in[2], in[1] + in[3]}
Packit 9c6abc
  // {a3, a2} = {in[0] - in[2], in[1] - in[3]}
Packit 9c6abc
  const int16x8_t q_a0 = vaddq_s16(q4_in.val[0], q4_in.val[2]);
Packit 9c6abc
  const int16x8_t q_a1 = vaddq_s16(q4_in.val[1], q4_in.val[3]);
Packit 9c6abc
  const int16x8_t q_a3 = vsubq_s16(q4_in.val[0], q4_in.val[2]);
Packit 9c6abc
  const int16x8_t q_a2 = vsubq_s16(q4_in.val[1], q4_in.val[3]);
Packit 9c6abc
  int16x8x4_t q4_out;
Packit 9c6abc
  // tmp[0] = a0 + a1
Packit 9c6abc
  // tmp[1] = a3 + a2
Packit 9c6abc
  // tmp[2] = a3 - a2
Packit 9c6abc
  // tmp[3] = a0 - a1
Packit 9c6abc
  INIT_VECTOR4(q4_out,
Packit 9c6abc
               vabsq_s16(vaddq_s16(q_a0, q_a1)),
Packit 9c6abc
               vabsq_s16(vaddq_s16(q_a3, q_a2)),
Packit 9c6abc
               vabdq_s16(q_a3, q_a2), vabdq_s16(q_a0, q_a1));
Packit 9c6abc
  return q4_out;
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static WEBP_INLINE int16x8x4_t DistoVerticalPass_NEON(const uint8x8x4_t q4_in) {
Packit 9c6abc
  const int16x8_t q_a0 = vreinterpretq_s16_u16(vaddl_u8(q4_in.val[0],
Packit 9c6abc
                                                        q4_in.val[2]));
Packit 9c6abc
  const int16x8_t q_a1 = vreinterpretq_s16_u16(vaddl_u8(q4_in.val[1],
Packit 9c6abc
                                                        q4_in.val[3]));
Packit 9c6abc
  const int16x8_t q_a2 = vreinterpretq_s16_u16(vsubl_u8(q4_in.val[1],
Packit 9c6abc
                                                        q4_in.val[3]));
Packit 9c6abc
  const int16x8_t q_a3 = vreinterpretq_s16_u16(vsubl_u8(q4_in.val[0],
Packit 9c6abc
                                                        q4_in.val[2]));
Packit 9c6abc
  int16x8x4_t q4_out;
Packit 9c6abc
Packit 9c6abc
  INIT_VECTOR4(q4_out,
Packit 9c6abc
               vaddq_s16(q_a0, q_a1), vaddq_s16(q_a3, q_a2),
Packit 9c6abc
               vsubq_s16(q_a3, q_a2), vsubq_s16(q_a0, q_a1));
Packit 9c6abc
  return q4_out;
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static WEBP_INLINE int16x4x4_t DistoLoadW_NEON(const uint16_t* w) {
Packit 9c6abc
  const uint16x8_t q_w07 = vld1q_u16(&w[0]);
Packit 9c6abc
  const uint16x8_t q_w8f = vld1q_u16(&w[8]);
Packit 9c6abc
  int16x4x4_t d4_w;
Packit 9c6abc
  INIT_VECTOR4(d4_w,
Packit 9c6abc
               vget_low_s16(vreinterpretq_s16_u16(q_w07)),
Packit 9c6abc
               vget_high_s16(vreinterpretq_s16_u16(q_w07)),
Packit 9c6abc
               vget_low_s16(vreinterpretq_s16_u16(q_w8f)),
Packit 9c6abc
               vget_high_s16(vreinterpretq_s16_u16(q_w8f)));
Packit 9c6abc
  return d4_w;
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static WEBP_INLINE int32x2_t DistoSum_NEON(const int16x8x4_t q4_in,
Packit 9c6abc
                                           const int16x4x4_t d4_w) {
Packit 9c6abc
  int32x2_t d_sum;
Packit 9c6abc
  // sum += w[ 0] * abs(b0);
Packit 9c6abc
  // sum += w[ 4] * abs(b1);
Packit 9c6abc
  // sum += w[ 8] * abs(b2);
Packit 9c6abc
  // sum += w[12] * abs(b3);
Packit 9c6abc
  int32x4_t q_sum0 = vmull_s16(d4_w.val[0], vget_low_s16(q4_in.val[0]));
Packit 9c6abc
  int32x4_t q_sum1 = vmull_s16(d4_w.val[1], vget_low_s16(q4_in.val[1]));
Packit 9c6abc
  int32x4_t q_sum2 = vmull_s16(d4_w.val[2], vget_low_s16(q4_in.val[2]));
Packit 9c6abc
  int32x4_t q_sum3 = vmull_s16(d4_w.val[3], vget_low_s16(q4_in.val[3]));
Packit 9c6abc
  q_sum0 = vmlsl_s16(q_sum0, d4_w.val[0], vget_high_s16(q4_in.val[0]));
Packit 9c6abc
  q_sum1 = vmlsl_s16(q_sum1, d4_w.val[1], vget_high_s16(q4_in.val[1]));
Packit 9c6abc
  q_sum2 = vmlsl_s16(q_sum2, d4_w.val[2], vget_high_s16(q4_in.val[2]));
Packit 9c6abc
  q_sum3 = vmlsl_s16(q_sum3, d4_w.val[3], vget_high_s16(q4_in.val[3]));
Packit 9c6abc
Packit 9c6abc
  q_sum0 = vaddq_s32(q_sum0, q_sum1);
Packit 9c6abc
  q_sum2 = vaddq_s32(q_sum2, q_sum3);
Packit 9c6abc
  q_sum2 = vaddq_s32(q_sum0, q_sum2);
Packit 9c6abc
  d_sum = vpadd_s32(vget_low_s32(q_sum2), vget_high_s32(q_sum2));
Packit 9c6abc
  d_sum = vpadd_s32(d_sum, d_sum);
Packit 9c6abc
  return d_sum;
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
#define LOAD_LANE_32b(src, VALUE, LANE) \
Packit 9c6abc
    (VALUE) = vld1_lane_u32((const uint32_t*)(src), (VALUE), (LANE))
Packit 9c6abc
Packit 9c6abc
// Hadamard transform
Packit 9c6abc
// Returns the weighted sum of the absolute value of transformed coefficients.
Packit 9c6abc
// w[] contains a row-major 4 by 4 symmetric matrix.
Packit 9c6abc
static int Disto4x4_NEON(const uint8_t* const a, const uint8_t* const b,
Packit 9c6abc
                         const uint16_t* const w) {
Packit 9c6abc
  uint32x2_t d_in_ab_0123 = vdup_n_u32(0);
Packit 9c6abc
  uint32x2_t d_in_ab_4567 = vdup_n_u32(0);
Packit 9c6abc
  uint32x2_t d_in_ab_89ab = vdup_n_u32(0);
Packit 9c6abc
  uint32x2_t d_in_ab_cdef = vdup_n_u32(0);
Packit 9c6abc
  uint8x8x4_t d4_in;
Packit 9c6abc
Packit 9c6abc
  // load data a, b
Packit 9c6abc
  LOAD_LANE_32b(a + 0 * BPS, d_in_ab_0123, 0);
Packit 9c6abc
  LOAD_LANE_32b(a + 1 * BPS, d_in_ab_4567, 0);
Packit 9c6abc
  LOAD_LANE_32b(a + 2 * BPS, d_in_ab_89ab, 0);
Packit 9c6abc
  LOAD_LANE_32b(a + 3 * BPS, d_in_ab_cdef, 0);
Packit 9c6abc
  LOAD_LANE_32b(b + 0 * BPS, d_in_ab_0123, 1);
Packit 9c6abc
  LOAD_LANE_32b(b + 1 * BPS, d_in_ab_4567, 1);
Packit 9c6abc
  LOAD_LANE_32b(b + 2 * BPS, d_in_ab_89ab, 1);
Packit 9c6abc
  LOAD_LANE_32b(b + 3 * BPS, d_in_ab_cdef, 1);
Packit 9c6abc
  INIT_VECTOR4(d4_in,
Packit 9c6abc
               vreinterpret_u8_u32(d_in_ab_0123),
Packit 9c6abc
               vreinterpret_u8_u32(d_in_ab_4567),
Packit 9c6abc
               vreinterpret_u8_u32(d_in_ab_89ab),
Packit 9c6abc
               vreinterpret_u8_u32(d_in_ab_cdef));
Packit 9c6abc
Packit 9c6abc
  {
Packit 9c6abc
    // Vertical pass first to avoid a transpose (vertical and horizontal passes
Packit 9c6abc
    // are commutative because w/kWeightY is symmetric) and subsequent
Packit 9c6abc
    // transpose.
Packit 9c6abc
    const int16x8x4_t q4_v = DistoVerticalPass_NEON(d4_in);
Packit 9c6abc
    const int16x4x4_t d4_w = DistoLoadW_NEON(w);
Packit 9c6abc
    // horizontal pass
Packit 9c6abc
    const int16x8x4_t q4_t = DistoTranspose4x4S16_NEON(q4_v);
Packit 9c6abc
    const int16x8x4_t q4_h = DistoHorizontalPass_NEON(q4_t);
Packit 9c6abc
    int32x2_t d_sum = DistoSum_NEON(q4_h, d4_w);
Packit 9c6abc
Packit 9c6abc
    // abs(sum2 - sum1) >> 5
Packit 9c6abc
    d_sum = vabs_s32(d_sum);
Packit 9c6abc
    d_sum = vshr_n_s32(d_sum, 5);
Packit 9c6abc
    return vget_lane_s32(d_sum, 0);
Packit 9c6abc
  }
Packit 9c6abc
}
Packit 9c6abc
#undef LOAD_LANE_32b
Packit 9c6abc
Packit 9c6abc
static int Disto16x16_NEON(const uint8_t* const a, const uint8_t* const b,
Packit 9c6abc
                           const uint16_t* const w) {
Packit 9c6abc
  int D = 0;
Packit 9c6abc
  int x, y;
Packit 9c6abc
  for (y = 0; y < 16 * BPS; y += 4 * BPS) {
Packit 9c6abc
    for (x = 0; x < 16; x += 4) {
Packit 9c6abc
      D += Disto4x4_NEON(a + x + y, b + x + y, w);
Packit 9c6abc
    }
Packit 9c6abc
  }
Packit 9c6abc
  return D;
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
//------------------------------------------------------------------------------
Packit 9c6abc
Packit 9c6abc
static void CollectHistogram_NEON(const uint8_t* ref, const uint8_t* pred,
Packit 9c6abc
                                  int start_block, int end_block,
Packit 9c6abc
                                  VP8Histogram* const histo) {
Packit 9c6abc
  const uint16x8_t max_coeff_thresh = vdupq_n_u16(MAX_COEFF_THRESH);
Packit 9c6abc
  int j;
Packit 9c6abc
  int distribution[MAX_COEFF_THRESH + 1] = { 0 };
Packit 9c6abc
  for (j = start_block; j < end_block; ++j) {
Packit 9c6abc
    int16_t out[16];
Packit 9c6abc
    FTransform_NEON(ref + VP8DspScan[j], pred + VP8DspScan[j], out);
Packit 9c6abc
    {
Packit 9c6abc
      int k;
Packit 9c6abc
      const int16x8_t a0 = vld1q_s16(out + 0);
Packit 9c6abc
      const int16x8_t b0 = vld1q_s16(out + 8);
Packit 9c6abc
      const uint16x8_t a1 = vreinterpretq_u16_s16(vabsq_s16(a0));
Packit 9c6abc
      const uint16x8_t b1 = vreinterpretq_u16_s16(vabsq_s16(b0));
Packit 9c6abc
      const uint16x8_t a2 = vshrq_n_u16(a1, 3);
Packit 9c6abc
      const uint16x8_t b2 = vshrq_n_u16(b1, 3);
Packit 9c6abc
      const uint16x8_t a3 = vminq_u16(a2, max_coeff_thresh);
Packit 9c6abc
      const uint16x8_t b3 = vminq_u16(b2, max_coeff_thresh);
Packit 9c6abc
      vst1q_s16(out + 0, vreinterpretq_s16_u16(a3));
Packit 9c6abc
      vst1q_s16(out + 8, vreinterpretq_s16_u16(b3));
Packit 9c6abc
      // Convert coefficients to bin.
Packit 9c6abc
      for (k = 0; k < 16; ++k) {
Packit 9c6abc
        ++distribution[out[k]];
Packit 9c6abc
      }
Packit 9c6abc
    }
Packit 9c6abc
  }
Packit 9c6abc
  VP8SetHistogramData(distribution, histo);
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
//------------------------------------------------------------------------------
Packit 9c6abc
Packit 9c6abc
static WEBP_INLINE void AccumulateSSE16_NEON(const uint8_t* const a,
Packit 9c6abc
                                             const uint8_t* const b,
Packit 9c6abc
                                             uint32x4_t* const sum) {
Packit 9c6abc
  const uint8x16_t a0 = vld1q_u8(a);
Packit 9c6abc
  const uint8x16_t b0 = vld1q_u8(b);
Packit 9c6abc
  const uint8x16_t abs_diff = vabdq_u8(a0, b0);
Packit 9c6abc
  const uint16x8_t prod1 = vmull_u8(vget_low_u8(abs_diff),
Packit 9c6abc
                                    vget_low_u8(abs_diff));
Packit 9c6abc
  const uint16x8_t prod2 = vmull_u8(vget_high_u8(abs_diff),
Packit 9c6abc
                                    vget_high_u8(abs_diff));
Packit 9c6abc
  /* pair-wise adds and widen */
Packit 9c6abc
  const uint32x4_t sum1 = vpaddlq_u16(prod1);
Packit 9c6abc
  const uint32x4_t sum2 = vpaddlq_u16(prod2);
Packit 9c6abc
  *sum = vaddq_u32(*sum, vaddq_u32(sum1, sum2));
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
// Horizontal sum of all four uint32_t values in 'sum'.
Packit 9c6abc
static int SumToInt_NEON(uint32x4_t sum) {
Packit 9c6abc
  const uint64x2_t sum2 = vpaddlq_u32(sum);
Packit 9c6abc
  const uint64_t sum3 = vgetq_lane_u64(sum2, 0) + vgetq_lane_u64(sum2, 1);
Packit 9c6abc
  return (int)sum3;
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static int SSE16x16_NEON(const uint8_t* a, const uint8_t* b) {
Packit 9c6abc
  uint32x4_t sum = vdupq_n_u32(0);
Packit 9c6abc
  int y;
Packit 9c6abc
  for (y = 0; y < 16; ++y) {
Packit 9c6abc
    AccumulateSSE16_NEON(a + y * BPS, b + y * BPS, &sum);
Packit 9c6abc
  }
Packit 9c6abc
  return SumToInt_NEON(sum);
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static int SSE16x8_NEON(const uint8_t* a, const uint8_t* b) {
Packit 9c6abc
  uint32x4_t sum = vdupq_n_u32(0);
Packit 9c6abc
  int y;
Packit 9c6abc
  for (y = 0; y < 8; ++y) {
Packit 9c6abc
    AccumulateSSE16_NEON(a + y * BPS, b + y * BPS, &sum);
Packit 9c6abc
  }
Packit 9c6abc
  return SumToInt_NEON(sum);
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static int SSE8x8_NEON(const uint8_t* a, const uint8_t* b) {
Packit 9c6abc
  uint32x4_t sum = vdupq_n_u32(0);
Packit 9c6abc
  int y;
Packit 9c6abc
  for (y = 0; y < 8; ++y) {
Packit 9c6abc
    const uint8x8_t a0 = vld1_u8(a + y * BPS);
Packit 9c6abc
    const uint8x8_t b0 = vld1_u8(b + y * BPS);
Packit 9c6abc
    const uint8x8_t abs_diff = vabd_u8(a0, b0);
Packit 9c6abc
    const uint16x8_t prod = vmull_u8(abs_diff, abs_diff);
Packit 9c6abc
    sum = vpadalq_u16(sum, prod);
Packit 9c6abc
  }
Packit 9c6abc
  return SumToInt_NEON(sum);
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static int SSE4x4_NEON(const uint8_t* a, const uint8_t* b) {
Packit 9c6abc
  const uint8x16_t a0 = Load4x4_NEON(a);
Packit 9c6abc
  const uint8x16_t b0 = Load4x4_NEON(b);
Packit 9c6abc
  const uint8x16_t abs_diff = vabdq_u8(a0, b0);
Packit 9c6abc
  const uint16x8_t prod1 = vmull_u8(vget_low_u8(abs_diff),
Packit 9c6abc
                                    vget_low_u8(abs_diff));
Packit 9c6abc
  const uint16x8_t prod2 = vmull_u8(vget_high_u8(abs_diff),
Packit 9c6abc
                                    vget_high_u8(abs_diff));
Packit 9c6abc
  /* pair-wise adds and widen */
Packit 9c6abc
  const uint32x4_t sum1 = vpaddlq_u16(prod1);
Packit 9c6abc
  const uint32x4_t sum2 = vpaddlq_u16(prod2);
Packit 9c6abc
  return SumToInt_NEON(vaddq_u32(sum1, sum2));
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
//------------------------------------------------------------------------------
Packit 9c6abc
Packit 9c6abc
// Compilation with gcc-4.6.x is problematic for now.
Packit 9c6abc
#if !defined(WORK_AROUND_GCC)
Packit 9c6abc
Packit 9c6abc
static int16x8_t Quantize_NEON(int16_t* const in,
Packit 9c6abc
                               const VP8Matrix* const mtx, int offset) {
Packit 9c6abc
  const uint16x8_t sharp = vld1q_u16(&mtx->sharpen_[offset]);
Packit 9c6abc
  const uint16x8_t q = vld1q_u16(&mtx->q_[offset]);
Packit 9c6abc
  const uint16x8_t iq = vld1q_u16(&mtx->iq_[offset]);
Packit 9c6abc
  const uint32x4_t bias0 = vld1q_u32(&mtx->bias_[offset + 0]);
Packit 9c6abc
  const uint32x4_t bias1 = vld1q_u32(&mtx->bias_[offset + 4]);
Packit 9c6abc
Packit 9c6abc
  const int16x8_t a = vld1q_s16(in + offset);                // in
Packit 9c6abc
  const uint16x8_t b = vreinterpretq_u16_s16(vabsq_s16(a));  // coeff = abs(in)
Packit 9c6abc
  const int16x8_t sign = vshrq_n_s16(a, 15);                 // sign
Packit 9c6abc
  const uint16x8_t c = vaddq_u16(b, sharp);                  // + sharpen
Packit 9c6abc
  const uint32x4_t m0 = vmull_u16(vget_low_u16(c), vget_low_u16(iq));
Packit 9c6abc
  const uint32x4_t m1 = vmull_u16(vget_high_u16(c), vget_high_u16(iq));
Packit 9c6abc
  const uint32x4_t m2 = vhaddq_u32(m0, bias0);
Packit 9c6abc
  const uint32x4_t m3 = vhaddq_u32(m1, bias1);     // (coeff * iQ + bias) >> 1
Packit 9c6abc
  const uint16x8_t c0 = vcombine_u16(vshrn_n_u32(m2, 16),
Packit 9c6abc
                                     vshrn_n_u32(m3, 16));   // QFIX=17 = 16+1
Packit 9c6abc
  const uint16x8_t c1 = vminq_u16(c0, vdupq_n_u16(MAX_LEVEL));
Packit 9c6abc
  const int16x8_t c2 = veorq_s16(vreinterpretq_s16_u16(c1), sign);
Packit 9c6abc
  const int16x8_t c3 = vsubq_s16(c2, sign);                  // restore sign
Packit 9c6abc
  const int16x8_t c4 = vmulq_s16(c3, vreinterpretq_s16_u16(q));
Packit 9c6abc
  vst1q_s16(in + offset, c4);
Packit 9c6abc
  assert(QFIX == 17);  // this function can't work as is if QFIX != 16+1
Packit 9c6abc
  return c3;
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static const uint8_t kShuffles[4][8] = {
Packit 9c6abc
  { 0,   1,  2,  3,  8,  9, 16, 17 },
Packit 9c6abc
  { 10, 11,  4,  5,  6,  7, 12, 13 },
Packit 9c6abc
  { 18, 19, 24, 25, 26, 27, 20, 21 },
Packit 9c6abc
  { 14, 15, 22, 23, 28, 29, 30, 31 }
Packit 9c6abc
};
Packit 9c6abc
Packit 9c6abc
static int QuantizeBlock_NEON(int16_t in[16], int16_t out[16],
Packit 9c6abc
                              const VP8Matrix* const mtx) {
Packit 9c6abc
  const int16x8_t out0 = Quantize_NEON(in, mtx, 0);
Packit 9c6abc
  const int16x8_t out1 = Quantize_NEON(in, mtx, 8);
Packit 9c6abc
  uint8x8x4_t shuffles;
Packit 9c6abc
  // vtbl?_u8 are marked unavailable for iOS arm64 with Xcode < 6.3, use
Packit 9c6abc
  // non-standard versions there.
Packit 9c6abc
#if defined(__APPLE__) && defined(__aarch64__) && \
Packit 9c6abc
    defined(__apple_build_version__) && (__apple_build_version__< 6020037)
Packit 9c6abc
  uint8x16x2_t all_out;
Packit 9c6abc
  INIT_VECTOR2(all_out, vreinterpretq_u8_s16(out0), vreinterpretq_u8_s16(out1));
Packit 9c6abc
  INIT_VECTOR4(shuffles,
Packit 9c6abc
               vtbl2q_u8(all_out, vld1_u8(kShuffles[0])),
Packit 9c6abc
               vtbl2q_u8(all_out, vld1_u8(kShuffles[1])),
Packit 9c6abc
               vtbl2q_u8(all_out, vld1_u8(kShuffles[2])),
Packit 9c6abc
               vtbl2q_u8(all_out, vld1_u8(kShuffles[3])));
Packit 9c6abc
#else
Packit 9c6abc
  uint8x8x4_t all_out;
Packit 9c6abc
  INIT_VECTOR4(all_out,
Packit 9c6abc
               vreinterpret_u8_s16(vget_low_s16(out0)),
Packit 9c6abc
               vreinterpret_u8_s16(vget_high_s16(out0)),
Packit 9c6abc
               vreinterpret_u8_s16(vget_low_s16(out1)),
Packit 9c6abc
               vreinterpret_u8_s16(vget_high_s16(out1)));
Packit 9c6abc
  INIT_VECTOR4(shuffles,
Packit 9c6abc
               vtbl4_u8(all_out, vld1_u8(kShuffles[0])),
Packit 9c6abc
               vtbl4_u8(all_out, vld1_u8(kShuffles[1])),
Packit 9c6abc
               vtbl4_u8(all_out, vld1_u8(kShuffles[2])),
Packit 9c6abc
               vtbl4_u8(all_out, vld1_u8(kShuffles[3])));
Packit 9c6abc
#endif
Packit 9c6abc
  // Zigzag reordering
Packit 9c6abc
  vst1_u8((uint8_t*)(out +  0), shuffles.val[0]);
Packit 9c6abc
  vst1_u8((uint8_t*)(out +  4), shuffles.val[1]);
Packit 9c6abc
  vst1_u8((uint8_t*)(out +  8), shuffles.val[2]);
Packit 9c6abc
  vst1_u8((uint8_t*)(out + 12), shuffles.val[3]);
Packit 9c6abc
  // test zeros
Packit 9c6abc
  if (*(uint64_t*)(out +  0) != 0) return 1;
Packit 9c6abc
  if (*(uint64_t*)(out +  4) != 0) return 1;
Packit 9c6abc
  if (*(uint64_t*)(out +  8) != 0) return 1;
Packit 9c6abc
  if (*(uint64_t*)(out + 12) != 0) return 1;
Packit 9c6abc
  return 0;
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
static int Quantize2Blocks_NEON(int16_t in[32], int16_t out[32],
Packit 9c6abc
                                const VP8Matrix* const mtx) {
Packit 9c6abc
  int nz;
Packit 9c6abc
  nz  = QuantizeBlock_NEON(in + 0 * 16, out + 0 * 16, mtx) << 0;
Packit 9c6abc
  nz |= QuantizeBlock_NEON(in + 1 * 16, out + 1 * 16, mtx) << 1;
Packit 9c6abc
  return nz;
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
#endif   // !WORK_AROUND_GCC
Packit 9c6abc
Packit 9c6abc
//------------------------------------------------------------------------------
Packit 9c6abc
// Entry point
Packit 9c6abc
Packit 9c6abc
extern void VP8EncDspInitNEON(void);
Packit 9c6abc
Packit 9c6abc
WEBP_TSAN_IGNORE_FUNCTION void VP8EncDspInitNEON(void) {
Packit 9c6abc
  VP8ITransform = ITransform_NEON;
Packit 9c6abc
  VP8FTransform = FTransform_NEON;
Packit 9c6abc
Packit 9c6abc
  VP8FTransformWHT = FTransformWHT_NEON;
Packit 9c6abc
Packit 9c6abc
  VP8TDisto4x4 = Disto4x4_NEON;
Packit 9c6abc
  VP8TDisto16x16 = Disto16x16_NEON;
Packit 9c6abc
  VP8CollectHistogram = CollectHistogram_NEON;
Packit 9c6abc
Packit 9c6abc
  VP8SSE16x16 = SSE16x16_NEON;
Packit 9c6abc
  VP8SSE16x8 = SSE16x8_NEON;
Packit 9c6abc
  VP8SSE8x8 = SSE8x8_NEON;
Packit 9c6abc
  VP8SSE4x4 = SSE4x4_NEON;
Packit 9c6abc
Packit 9c6abc
#if !defined(WORK_AROUND_GCC)
Packit 9c6abc
  VP8EncQuantizeBlock = QuantizeBlock_NEON;
Packit 9c6abc
  VP8EncQuantize2Blocks = Quantize2Blocks_NEON;
Packit 9c6abc
#endif
Packit 9c6abc
}
Packit 9c6abc
Packit 9c6abc
#else  // !WEBP_USE_NEON
Packit 9c6abc
Packit 9c6abc
WEBP_DSP_INIT_STUB(VP8EncDspInitNEON)
Packit 9c6abc
Packit 9c6abc
#endif  // WEBP_USE_NEON