Blame amdgpu/amdgpu_gpu_info.c

Packit Service 103f6b
/*
Packit Service 103f6b
 * Copyright © 2014 Advanced Micro Devices, Inc.
Packit Service 103f6b
 * All Rights Reserved.
Packit Service 103f6b
 *
Packit Service 103f6b
 * Permission is hereby granted, free of charge, to any person obtaining a
Packit Service 103f6b
 * copy of this software and associated documentation files (the "Software"),
Packit Service 103f6b
 * to deal in the Software without restriction, including without limitation
Packit Service 103f6b
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
Packit Service 103f6b
 * and/or sell copies of the Software, and to permit persons to whom the
Packit Service 103f6b
 * Software is furnished to do so, subject to the following conditions:
Packit Service 103f6b
 *
Packit Service 103f6b
 * The above copyright notice and this permission notice shall be included in
Packit Service 103f6b
 * all copies or substantial portions of the Software.
Packit Service 103f6b
 *
Packit Service 103f6b
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
Packit Service 103f6b
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
Packit Service 103f6b
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
Packit Service 103f6b
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
Packit Service 103f6b
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
Packit Service 103f6b
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
Packit Service 103f6b
 * OTHER DEALINGS IN THE SOFTWARE.
Packit Service 103f6b
 *
Packit Service 103f6b
 */
Packit Service 103f6b
Packit Service 103f6b
#include <errno.h>
Packit Service 103f6b
#include <string.h>
Packit Service 103f6b
Packit Service 103f6b
#include "amdgpu.h"
Packit Service 103f6b
#include "amdgpu_drm.h"
Packit Service 103f6b
#include "amdgpu_internal.h"
Packit Service 103f6b
#include "xf86drm.h"
Packit Service 103f6b
Packit Service 103f6b
drm_public int amdgpu_query_info(amdgpu_device_handle dev, unsigned info_id,
Packit Service 103f6b
				 unsigned size, void *value)
Packit Service 103f6b
{
Packit Service 103f6b
	struct drm_amdgpu_info request;
Packit Service 103f6b
Packit Service 103f6b
	memset(&request, 0, sizeof(request));
Packit Service 103f6b
	request.return_pointer = (uintptr_t)value;
Packit Service 103f6b
	request.return_size = size;
Packit Service 103f6b
	request.query = info_id;
Packit Service 103f6b
Packit Service 103f6b
	return drmCommandWrite(dev->fd, DRM_AMDGPU_INFO, &request,
Packit Service 103f6b
			       sizeof(struct drm_amdgpu_info));
Packit Service 103f6b
}
Packit Service 103f6b
Packit Service 103f6b
drm_public int amdgpu_query_crtc_from_id(amdgpu_device_handle dev, unsigned id,
Packit Service 103f6b
					 int32_t *result)
Packit Service 103f6b
{
Packit Service 103f6b
	struct drm_amdgpu_info request;
Packit Service 103f6b
Packit Service 103f6b
	memset(&request, 0, sizeof(request));
Packit Service 103f6b
	request.return_pointer = (uintptr_t)result;
Packit Service 103f6b
	request.return_size = sizeof(*result);
Packit Service 103f6b
	request.query = AMDGPU_INFO_CRTC_FROM_ID;
Packit Service 103f6b
	request.mode_crtc.id = id;
Packit Service 103f6b
Packit Service 103f6b
	return drmCommandWrite(dev->fd, DRM_AMDGPU_INFO, &request,
Packit Service 103f6b
			       sizeof(struct drm_amdgpu_info));
Packit Service 103f6b
}
Packit Service 103f6b
Packit Service 103f6b
drm_public int amdgpu_read_mm_registers(amdgpu_device_handle dev,
Packit Service 103f6b
		unsigned dword_offset, unsigned count, uint32_t instance,
Packit Service 103f6b
		uint32_t flags, uint32_t *values)
Packit Service 103f6b
{
Packit Service 103f6b
	struct drm_amdgpu_info request;
Packit Service 103f6b
Packit Service 103f6b
	memset(&request, 0, sizeof(request));
Packit Service 103f6b
	request.return_pointer = (uintptr_t)values;
Packit Service 103f6b
	request.return_size = count * sizeof(uint32_t);
Packit Service 103f6b
	request.query = AMDGPU_INFO_READ_MMR_REG;
Packit Service 103f6b
	request.read_mmr_reg.dword_offset = dword_offset;
Packit Service 103f6b
	request.read_mmr_reg.count = count;
Packit Service 103f6b
	request.read_mmr_reg.instance = instance;
Packit Service 103f6b
	request.read_mmr_reg.flags = flags;
Packit Service 103f6b
Packit Service 103f6b
	return drmCommandWrite(dev->fd, DRM_AMDGPU_INFO, &request,
Packit Service 103f6b
			       sizeof(struct drm_amdgpu_info));
Packit Service 103f6b
}
Packit Service 103f6b
Packit Service 103f6b
drm_public int amdgpu_query_hw_ip_count(amdgpu_device_handle dev,
Packit Service 103f6b
					unsigned type,
Packit Service 103f6b
					uint32_t *count)
Packit Service 103f6b
{
Packit Service 103f6b
	struct drm_amdgpu_info request;
Packit Service 103f6b
Packit Service 103f6b
	memset(&request, 0, sizeof(request));
Packit Service 103f6b
	request.return_pointer = (uintptr_t)count;
Packit Service 103f6b
	request.return_size = sizeof(*count);
Packit Service 103f6b
	request.query = AMDGPU_INFO_HW_IP_COUNT;
Packit Service 103f6b
	request.query_hw_ip.type = type;
Packit Service 103f6b
Packit Service 103f6b
	return drmCommandWrite(dev->fd, DRM_AMDGPU_INFO, &request,
Packit Service 103f6b
			       sizeof(struct drm_amdgpu_info));
Packit Service 103f6b
}
Packit Service 103f6b
Packit Service 103f6b
drm_public int amdgpu_query_hw_ip_info(amdgpu_device_handle dev, unsigned type,
Packit Service 103f6b
				       unsigned ip_instance,
Packit Service 103f6b
				       struct drm_amdgpu_info_hw_ip *info)
Packit Service 103f6b
{
Packit Service 103f6b
	struct drm_amdgpu_info request;
Packit Service 103f6b
Packit Service 103f6b
	memset(&request, 0, sizeof(request));
Packit Service 103f6b
	request.return_pointer = (uintptr_t)info;
Packit Service 103f6b
	request.return_size = sizeof(*info);
Packit Service 103f6b
	request.query = AMDGPU_INFO_HW_IP_INFO;
Packit Service 103f6b
	request.query_hw_ip.type = type;
Packit Service 103f6b
	request.query_hw_ip.ip_instance = ip_instance;
Packit Service 103f6b
Packit Service 103f6b
	return drmCommandWrite(dev->fd, DRM_AMDGPU_INFO, &request,
Packit Service 103f6b
			       sizeof(struct drm_amdgpu_info));
Packit Service 103f6b
}
Packit Service 103f6b
Packit Service 103f6b
drm_public int amdgpu_query_firmware_version(amdgpu_device_handle dev,
Packit Service 103f6b
		unsigned fw_type, unsigned ip_instance, unsigned index,
Packit Service 103f6b
		uint32_t *version, uint32_t *feature)
Packit Service 103f6b
{
Packit Service 103f6b
	struct drm_amdgpu_info request;
Packit Service 103f6b
	struct drm_amdgpu_info_firmware firmware = {};
Packit Service 103f6b
	int r;
Packit Service 103f6b
Packit Service 103f6b
	memset(&request, 0, sizeof(request));
Packit Service 103f6b
	request.return_pointer = (uintptr_t)&firmware;
Packit Service 103f6b
	request.return_size = sizeof(firmware);
Packit Service 103f6b
	request.query = AMDGPU_INFO_FW_VERSION;
Packit Service 103f6b
	request.query_fw.fw_type = fw_type;
Packit Service 103f6b
	request.query_fw.ip_instance = ip_instance;
Packit Service 103f6b
	request.query_fw.index = index;
Packit Service 103f6b
Packit Service 103f6b
	r = drmCommandWrite(dev->fd, DRM_AMDGPU_INFO, &request,
Packit Service 103f6b
			    sizeof(struct drm_amdgpu_info));
Packit Service 103f6b
	if (r)
Packit Service 103f6b
		return r;
Packit Service 103f6b
Packit Service 103f6b
	*version = firmware.ver;
Packit Service 103f6b
	*feature = firmware.feature;
Packit Service 103f6b
	return 0;
Packit Service 103f6b
}
Packit Service 103f6b
Packit Service 103f6b
drm_private int amdgpu_query_gpu_info_init(amdgpu_device_handle dev)
Packit Service 103f6b
{
Packit Service 103f6b
	int r, i;
Packit Service 103f6b
Packit Service 103f6b
	r = amdgpu_query_info(dev, AMDGPU_INFO_DEV_INFO, sizeof(dev->dev_info),
Packit Service 103f6b
			      &dev->dev_info);
Packit Service 103f6b
	if (r)
Packit Service 103f6b
		return r;
Packit Service 103f6b
Packit Service 103f6b
	dev->info.asic_id = dev->dev_info.device_id;
Packit Service 103f6b
	dev->info.chip_rev = dev->dev_info.chip_rev;
Packit Service 103f6b
	dev->info.chip_external_rev = dev->dev_info.external_rev;
Packit Service 103f6b
	dev->info.family_id = dev->dev_info.family;
Packit Service 103f6b
	dev->info.max_engine_clk = dev->dev_info.max_engine_clock;
Packit Service 103f6b
	dev->info.max_memory_clk = dev->dev_info.max_memory_clock;
Packit Service 103f6b
	dev->info.gpu_counter_freq = dev->dev_info.gpu_counter_freq;
Packit Service 103f6b
	dev->info.enabled_rb_pipes_mask = dev->dev_info.enabled_rb_pipes_mask;
Packit Service 103f6b
	dev->info.rb_pipes = dev->dev_info.num_rb_pipes;
Packit Service 103f6b
	dev->info.ids_flags = dev->dev_info.ids_flags;
Packit Service 103f6b
	dev->info.num_hw_gfx_contexts = dev->dev_info.num_hw_gfx_contexts;
Packit Service 103f6b
	dev->info.num_shader_engines = dev->dev_info.num_shader_engines;
Packit Service 103f6b
	dev->info.num_shader_arrays_per_engine =
Packit Service 103f6b
		dev->dev_info.num_shader_arrays_per_engine;
Packit Service 103f6b
	dev->info.vram_type = dev->dev_info.vram_type;
Packit Service 103f6b
	dev->info.vram_bit_width = dev->dev_info.vram_bit_width;
Packit Service 103f6b
	dev->info.ce_ram_size = dev->dev_info.ce_ram_size;
Packit Service 103f6b
	dev->info.vce_harvest_config = dev->dev_info.vce_harvest_config;
Packit Service 103f6b
	dev->info.pci_rev_id = dev->dev_info.pci_rev;
Packit Service 103f6b
Packit Service 103f6b
	if (dev->info.family_id < AMDGPU_FAMILY_AI) {
Packit Service 103f6b
		for (i = 0; i < (int)dev->info.num_shader_engines; i++) {
Packit Service 103f6b
			unsigned instance = (i << AMDGPU_INFO_MMR_SE_INDEX_SHIFT) |
Packit Service 103f6b
					    (AMDGPU_INFO_MMR_SH_INDEX_MASK <<
Packit Service 103f6b
					     AMDGPU_INFO_MMR_SH_INDEX_SHIFT);
Packit Service 103f6b
Packit Service 103f6b
			r = amdgpu_read_mm_registers(dev, 0x263d, 1, instance, 0,
Packit Service 103f6b
						     &dev->info.backend_disable[i]);
Packit Service 103f6b
			if (r)
Packit Service 103f6b
				return r;
Packit Service 103f6b
			/* extract bitfield CC_RB_BACKEND_DISABLE.BACKEND_DISABLE */
Packit Service 103f6b
			dev->info.backend_disable[i] =
Packit Service 103f6b
				(dev->info.backend_disable[i] >> 16) & 0xff;
Packit Service 103f6b
Packit Service 103f6b
			r = amdgpu_read_mm_registers(dev, 0xa0d4, 1, instance, 0,
Packit Service 103f6b
						     &dev->info.pa_sc_raster_cfg[i]);
Packit Service 103f6b
			if (r)
Packit Service 103f6b
				return r;
Packit Service 103f6b
Packit Service 103f6b
			if (dev->info.family_id >= AMDGPU_FAMILY_CI) {
Packit Service 103f6b
				r = amdgpu_read_mm_registers(dev, 0xa0d5, 1, instance, 0,
Packit Service 103f6b
						     &dev->info.pa_sc_raster_cfg1[i]);
Packit Service 103f6b
				if (r)
Packit Service 103f6b
					return r;
Packit Service 103f6b
			}
Packit Service 103f6b
		}
Packit Service 103f6b
	}
Packit Service 103f6b
Packit Service 103f6b
	r = amdgpu_read_mm_registers(dev, 0x263e, 1, 0xffffffff, 0,
Packit Service 103f6b
					     &dev->info.gb_addr_cfg);
Packit Service 103f6b
	if (r)
Packit Service 103f6b
		return r;
Packit Service 103f6b
Packit Service 103f6b
	if (dev->info.family_id < AMDGPU_FAMILY_AI) {
Packit Service 103f6b
		r = amdgpu_read_mm_registers(dev, 0x2644, 32, 0xffffffff, 0,
Packit Service 103f6b
					     dev->info.gb_tile_mode);
Packit Service 103f6b
		if (r)
Packit Service 103f6b
			return r;
Packit Service 103f6b
Packit Service 103f6b
		if (dev->info.family_id >= AMDGPU_FAMILY_CI) {
Packit Service 103f6b
			r = amdgpu_read_mm_registers(dev, 0x2664, 16, 0xffffffff, 0,
Packit Service 103f6b
						     dev->info.gb_macro_tile_mode);
Packit Service 103f6b
			if (r)
Packit Service 103f6b
				return r;
Packit Service 103f6b
		}
Packit Service 103f6b
Packit Service 103f6b
		r = amdgpu_read_mm_registers(dev, 0x9d8, 1, 0xffffffff, 0,
Packit Service 103f6b
					     &dev->info.mc_arb_ramcfg);
Packit Service 103f6b
		if (r)
Packit Service 103f6b
			return r;
Packit Service 103f6b
	}
Packit Service 103f6b
Packit Service 103f6b
	dev->info.cu_active_number = dev->dev_info.cu_active_number;
Packit Service 103f6b
	dev->info.cu_ao_mask = dev->dev_info.cu_ao_mask;
Packit Service 103f6b
	memcpy(&dev->info.cu_bitmap[0][0], &dev->dev_info.cu_bitmap[0][0], sizeof(dev->info.cu_bitmap));
Packit Service 103f6b
Packit Service 103f6b
	/* TODO: info->max_quad_shader_pipes is not set */
Packit Service 103f6b
	/* TODO: info->avail_quad_shader_pipes is not set */
Packit Service 103f6b
	/* TODO: info->cache_entries_per_quad_pipe is not set */
Packit Service 103f6b
	return 0;
Packit Service 103f6b
}
Packit Service 103f6b
Packit Service 103f6b
drm_public int amdgpu_query_gpu_info(amdgpu_device_handle dev,
Packit Service 103f6b
				     struct amdgpu_gpu_info *info)
Packit Service 103f6b
{
Packit Service 103f6b
	if (!dev || !info)
Packit Service 103f6b
		return -EINVAL;
Packit Service 103f6b
Packit Service 103f6b
	/* Get ASIC info*/
Packit Service 103f6b
	*info = dev->info;
Packit Service 103f6b
Packit Service 103f6b
	return 0;
Packit Service 103f6b
}
Packit Service 103f6b
Packit Service 103f6b
drm_public int amdgpu_query_heap_info(amdgpu_device_handle dev,
Packit Service 103f6b
				      uint32_t heap,
Packit Service 103f6b
				      uint32_t flags,
Packit Service 103f6b
				      struct amdgpu_heap_info *info)
Packit Service 103f6b
{
Packit Service 103f6b
	struct drm_amdgpu_info_vram_gtt vram_gtt_info = {};
Packit Service 103f6b
	int r;
Packit Service 103f6b
Packit Service 103f6b
	r = amdgpu_query_info(dev, AMDGPU_INFO_VRAM_GTT,
Packit Service 103f6b
			      sizeof(vram_gtt_info), &vram_gtt_info);
Packit Service 103f6b
	if (r)
Packit Service 103f6b
		return r;
Packit Service 103f6b
Packit Service 103f6b
	/* Get heap information */
Packit Service 103f6b
	switch (heap) {
Packit Service 103f6b
	case AMDGPU_GEM_DOMAIN_VRAM:
Packit Service 103f6b
		/* query visible only vram heap */
Packit Service 103f6b
		if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
Packit Service 103f6b
			info->heap_size = vram_gtt_info.vram_cpu_accessible_size;
Packit Service 103f6b
		else /* query total vram heap */
Packit Service 103f6b
			info->heap_size = vram_gtt_info.vram_size;
Packit Service 103f6b
Packit Service 103f6b
		info->max_allocation = vram_gtt_info.vram_cpu_accessible_size;
Packit Service 103f6b
Packit Service 103f6b
		if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
Packit Service 103f6b
			r = amdgpu_query_info(dev, AMDGPU_INFO_VIS_VRAM_USAGE,
Packit Service 103f6b
					      sizeof(info->heap_usage),
Packit Service 103f6b
					      &info->heap_usage);
Packit Service 103f6b
		else
Packit Service 103f6b
			r = amdgpu_query_info(dev, AMDGPU_INFO_VRAM_USAGE,
Packit Service 103f6b
					      sizeof(info->heap_usage),
Packit Service 103f6b
					      &info->heap_usage);
Packit Service 103f6b
		if (r)
Packit Service 103f6b
			return r;
Packit Service 103f6b
		break;
Packit Service 103f6b
	case AMDGPU_GEM_DOMAIN_GTT:
Packit Service 103f6b
		info->heap_size = vram_gtt_info.gtt_size;
Packit Service 103f6b
		info->max_allocation = vram_gtt_info.vram_cpu_accessible_size;
Packit Service 103f6b
Packit Service 103f6b
		r = amdgpu_query_info(dev, AMDGPU_INFO_GTT_USAGE,
Packit Service 103f6b
				      sizeof(info->heap_usage),
Packit Service 103f6b
				      &info->heap_usage);
Packit Service 103f6b
		if (r)
Packit Service 103f6b
			return r;
Packit Service 103f6b
		break;
Packit Service 103f6b
	default:
Packit Service 103f6b
		return -EINVAL;
Packit Service 103f6b
	}
Packit Service 103f6b
Packit Service 103f6b
	return 0;
Packit Service 103f6b
}
Packit Service 103f6b
Packit Service 103f6b
drm_public int amdgpu_query_gds_info(amdgpu_device_handle dev,
Packit Service 103f6b
				     struct amdgpu_gds_resource_info *gds_info)
Packit Service 103f6b
{
Packit Service 103f6b
	struct drm_amdgpu_info_gds gds_config = {};
Packit Service 103f6b
        int r;
Packit Service 103f6b
Packit Service 103f6b
	if (!gds_info)
Packit Service 103f6b
		return -EINVAL;
Packit Service 103f6b
Packit Service 103f6b
        r = amdgpu_query_info(dev, AMDGPU_INFO_GDS_CONFIG,
Packit Service 103f6b
                              sizeof(gds_config), &gds_config);
Packit Service 103f6b
        if (r)
Packit Service 103f6b
                return r;
Packit Service 103f6b
Packit Service 103f6b
	gds_info->gds_gfx_partition_size = gds_config.gds_gfx_partition_size;
Packit Service 103f6b
	gds_info->compute_partition_size = gds_config.compute_partition_size;
Packit Service 103f6b
	gds_info->gds_total_size = gds_config.gds_total_size;
Packit Service 103f6b
	gds_info->gws_per_gfx_partition = gds_config.gws_per_gfx_partition;
Packit Service 103f6b
	gds_info->gws_per_compute_partition = gds_config.gws_per_compute_partition;
Packit Service 103f6b
	gds_info->oa_per_gfx_partition = gds_config.oa_per_gfx_partition;
Packit Service 103f6b
	gds_info->oa_per_compute_partition = gds_config.oa_per_compute_partition;
Packit Service 103f6b
Packit Service 103f6b
	return 0;
Packit Service 103f6b
}
Packit Service 103f6b
Packit Service 103f6b
drm_public int amdgpu_query_sensor_info(amdgpu_device_handle dev, unsigned sensor_type,
Packit Service 103f6b
					unsigned size, void *value)
Packit Service 103f6b
{
Packit Service 103f6b
	struct drm_amdgpu_info request;
Packit Service 103f6b
Packit Service 103f6b
	memset(&request, 0, sizeof(request));
Packit Service 103f6b
	request.return_pointer = (uintptr_t)value;
Packit Service 103f6b
	request.return_size = size;
Packit Service 103f6b
	request.query = AMDGPU_INFO_SENSOR;
Packit Service 103f6b
	request.sensor_info.type = sensor_type;
Packit Service 103f6b
Packit Service 103f6b
	return drmCommandWrite(dev->fd, DRM_AMDGPU_INFO, &request,
Packit Service 103f6b
			       sizeof(struct drm_amdgpu_info));
Packit Service 103f6b
}